Citation: Comley, R.A. (1978). Portable computers for real-time signal processing: EEG analysis as a case study. (Submitted Doctoral thesis, City University, London)

This is the published version of the paper.

This version of the publication may differ from the final published version.

Permanent repository link: http://openaccess.city.ac.uk/18587/

Link to published version:

Copyright and reuse: City Research Online aims to make research outputs of City, University of London available to a wider audience. Copyright and Moral Rights remain with the author(s) and/or copyright holders. URLs from City Research Online may be freely distributed and linked to.
PORTABLE COMPUTERS FOR REAL-TIME SIGNAL PROCESSING: EEG ANALYSIS AS A CASE STUDY (VOLUME II)

R.A. COMLEY

Thesis presented for the degree of Doctor of Philosophy of the City University, London 1978
INTRODUCTION

The work recorded in Volume I represents the initial phase of a proposed three stage programme concerned with the development of the Roving Slave Processor (RSP) concept. This being the case, much of the work involved during the first phase will be required for the second and third phases and so may need occasional maintenance and, more importantly, may require future additions and modifications. As a result, it was considered that the development work should be recorded in sufficient detail so as to facilitate any such future work and, further, that the records should not only be made available in the form of user documents but should also be placed together in a more permanent binding in order to minimize the possibilities of loss or damage. The result is this second volume, in which the technical details of both the hardware and software, developed for the RSP, are recorded.

Since each of the chapters is intended to form the basis of individual documents, repetition of some points has been unavoidable, although it has been kept to a minimum.
# CONTENTS

<table>
<thead>
<tr>
<th>Section</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>Introduction</td>
<td>i</td>
</tr>
<tr>
<td>Contents</td>
<td>ii</td>
</tr>
<tr>
<td>1. Gipop Link</td>
<td></td>
</tr>
<tr>
<td>1.1 Technical Description</td>
<td></td>
</tr>
<tr>
<td>1.1.1 Introduction</td>
<td>2</td>
</tr>
<tr>
<td>1.1.2 Design Considerations</td>
<td>2</td>
</tr>
<tr>
<td>1.1.3 Circuit Description</td>
<td>4</td>
</tr>
<tr>
<td>1.1.3.1 Control Latch</td>
<td>4</td>
</tr>
<tr>
<td>1.1.3.2 Edge-Detector Circuit</td>
<td>5</td>
</tr>
<tr>
<td>1.1.3.3 Relay Inputs</td>
<td>5</td>
</tr>
<tr>
<td>1.1.3.4 Reset Input</td>
<td>6</td>
</tr>
<tr>
<td>1.1.3.5 Oscillator Circuit</td>
<td>6</td>
</tr>
<tr>
<td>1.1.3.6 Bi-Directional Driver-Receivers</td>
<td>6</td>
</tr>
<tr>
<td>1.1.3.7 Power Supply</td>
<td>7</td>
</tr>
<tr>
<td>1.1.3.8 Power Supply Considerations</td>
<td>7</td>
</tr>
<tr>
<td>1.1.3.9 Mechanical Construction</td>
<td>11</td>
</tr>
<tr>
<td>1.1.4 Circuit Operation</td>
<td>11</td>
</tr>
<tr>
<td>1.1.5 Operation with the F100 System</td>
<td>13</td>
</tr>
<tr>
<td>1.1.6 Miscellaneous Details</td>
<td>33</td>
</tr>
<tr>
<td>1.1.6.1 Components List</td>
<td>33</td>
</tr>
<tr>
<td>1.1.7 Connection Lists</td>
<td>36</td>
</tr>
<tr>
<td>1.1.7.1 Cannon connector</td>
<td>36</td>
</tr>
<tr>
<td>1.1.7.2 Board edge connector</td>
<td>37</td>
</tr>
<tr>
<td>1.1.7.3 Printed circuit connectors</td>
<td>38</td>
</tr>
<tr>
<td>1.1.7.4 Tag-strip connectors</td>
<td>39</td>
</tr>
<tr>
<td>1.2 User Guide</td>
<td>43</td>
</tr>
<tr>
<td>1.2.1 Introduction</td>
<td>43</td>
</tr>
<tr>
<td>1.2.2 Electrical Specification</td>
<td>43</td>
</tr>
<tr>
<td>1.2.3 Gipop Set-Up</td>
<td>44</td>
</tr>
<tr>
<td>1.2.4 Program Requirements</td>
<td>45</td>
</tr>
<tr>
<td>1.2.5 Mechanical Details</td>
<td>47</td>
</tr>
</tbody>
</table>
2. Gipop Buffer

2.1 Technical Description

2.1.1 Introduction

2.1.2 Design Considerations

2.1.3 Circuit Design

2.1.3.1 Control inputs

2.1.3.2 Read-write control

2.1.3.3 Peripheral request circuit

2.1.3.4 Peripheral accept

2.1.3.5 Attention accept circuit

2.1.3.6 Clear 1 circuit

2.1.3.7 Latch circuits

2.1.3.8 Bi-directional highway drivers

2.1.3.9 Power supply considerations

2.1.3.10 Other considerations

2.1.4 Miscellaneous Details

2.1.4.1 Component list

2.1.5 Connection lists

2.1.5.1 Cannon connector

2.1.5.2 F100M edge connector

2.1.6 References

2.2 User Guide

2.2.1 Introduction

2.2.2 Electrical Specifications

2.2.3 Set-up requirements

2.2.4 Mechanical Details

2.2.5 References
3. Non-Volatile Semiconductor Store
   3.1 Introduction
   3.2 General Design Considerations
   3.3 The Texas TMS4030
   3.4 Design and Constructional Details
      3.4.1 Control Circuit
      3.4.2 Refresh Circuits
      3.4.3 Driver Circuits
      3.4.4 Input-Output Buffers
      3.4.5 Power Supply Considerations
   3.5 Miscellaneous Details
      3.5.1 Component list
      3.5.2 Connection lists
         a) F100M edge connector
         b) Pick-a-back board connector
   3.6 References

4. High-Level Definer
   4.1 Introduction
   4.2 The High-Level Definer
      4.2.1 Program description
      4.2.2 Modification for other languages
      4.2.3 Pass 1 details
      4.2.4 Pass 2 details
   4.3 Library Update Routine
      4.3.1 Program description
      4.3.2 Technical Information
      4.3.3 Program details
   4.4 Module Preparation
   4.5 Module Generator
      4.5.1 Program description
      4.5.2 Example
      4.5.3 Program details
4.6 Module Library
  4.6.1 Define Registers Module
  4.6.2 Multiply Module
    4.6.2.1 Program details
  4.7 References

5. High-Speed Reader Interface
  5.1 Introduction
  5.2 Circuit Description
  5.3 Miscellaneous Details
    5.3.1 Component list
    5.3.2 Connection list
    5.3.3 Signal definitions

6. Analogue-to-Digital and Digital-to-Analogue Convertor Channels
  6.1 Introduction
  6.2 Circuit Description
    6.2.1 Function select
    6.2.2 Reset
    6.2.3 Analogue-to-digital converter
    6.2.4 Analogue-to-digital converter control
    6.2.5 Digital-to-analogue converter
    6.2.6 Control bit
    6.2.7 Power supply
  6.3 Miscellaneous Details
    6.3.1 Component list
    6.3.2 Gimini Edge Connector
  6.4 Appendix 6.A
  6.5 References

7. Cassette Storage Unit
  7.1 Technical Description
| Appendix 7.A     | 252 |
| Appendix 7.B    | 252 |
| 8. 12V - 0 - 12V Stabilized Power Supply | 253 |
| 8.1 General Description | 254 |
| 8.2 Miscellaneous Details | 254 |
| 9. Miscellaneous Details | 261 |
| 9.1 Mobile Rack Units | 262 |
Chapter 1

Gipop Link

1. Technical Description

2. User Guide
1.1 Technical Description

1.1.1 Introduction

The Gipop (general input-output) link is basically a sixteen-bit bi-directional driver-receiver unit which is attached to the Gipop highway of the FM1600B computer (Fig. 1.1). The Gipop unit is a peripheral of the FM1600B, and is well documented elsewhere. The link and associated programs are designed to make the Gipop unit easy to use.

The Gipop link is intended primarily for use as an interface between the FM1600B and the F100 microcomputer system, but may be easily adapted for general use by the provision of a suitable control program, and some minor changes to the subroutines described in this document.

In addition to the sixteen-bit bi-directional data highway, three latched outputs are supplied for control purposes and a handshake pair included to provide a comprehensive interface facility.

The circuit has been designed in such a way that the control word may be latched from the Gipop highway before the first request is issued via the handshake lines. In this manner the control word is stable at the interface before any data transfers are initiated (see timing diagrams).

1.1.2 Design Considerations

The Gipop highway from the FM1600B comprises two sixteen-bit parallel data highways (data in and data out), and additional inputs and outputs are therefore required to provide the handshake and control word latching functions.

A relay output (Relay 1) is used to perform the latching functions and a second relay (Relay 2) and the External Program Interrupt line form the handshake pair. An output from the 'S' statisiser of the FM1600B is also taken out to the link where it is used to reset the link hardware prior to the
Figure 1.1 Block diagram of Gipop link system.
A second reset input is also provided so that the user may reset the link hardware manually (e.g. under peripheral control, so the link is reset when the peripheral is reset).

1.1.3 Circuit Description

1.1.3.1 Control Latch

This circuit consists of a four-bit latch and associated buffers, into which the lower four bits of the Gipop highway are latched. Three outputs are provided for the user. These are presented as open-collector outputs and must be pulled-up to Vcc via a suitable resistor (330Ω) on the peripheral board. The recommended receiving circuit is as shown in Figure 1.2.

![Figure 1.2 Recommended pull-up circuit.](image)

Pull-up resistors are provided on the link board (R47, R48 and R49) but they are disconnected from the Vcc supply. This supply may be connected by the user if desired, but the use of this pull-up arrangement is not recommended.

The remaining latched output is used for internal control, and sets the direction of data transfer (read or write).

Note, the inputs to the latches are taken from the FM1600B side of the (data out) Gipop highway and as a result, the read-write control output has no effect on them.
1.1.3.2 Edge-Detector Circuit

The clock input to the latches is provided by the Relay input via an edge-detector circuit. This is of a standard design comprising two D-type flip-flops and a NAND gate, as shown in Figure 1.3.

Outlet

Input


Figure 1.3 Edge-detector circuit.

1.1.3.3 Relay Inputs

A low-pass filter circuit with a 1.2ms (approx.) time constant is included to de-bounce both relay inputs. These are followed by Schmitt gates to 'square-up' the inputs before they are applied to the rest of the circuitry (Fig. 1.4).

Figure 1.4 Relay de-bounce circuit.
Relay 1 is used to provide the clock input for the control latch and Relay 2 to generate the Peripheral Request (PeRq) line of the handshake pair.

When set, the relay input (to the link) is connected to ground and when clear the input is floating.

1.1.3.4 Reset Input

Two reset inputs are provided, one under software control via the FM1600B and the other a manual input which must be taken to ground to effect a reset.

Upon start-up, the Gipop outputs will be in some indeterminate state, with the result that Relay 2 may be set thus generating a permanent peripheral request. This situation would not be rectified until the first Gipop scan were performed, with the result that an interrupt error would be generated immediately.

To overcome this problem a latch is used to provide an enable control for the PeRq line. This latch may be cleared by either reset input and is not set until after the control word has been latched. Note, this requires that Relay 1 be set at least once before the Relay 2 input can have any affect on the circuit.

1.1.3.5 Oscillator Circuit

A small oscillator circuit, running at \( \approx 30\text{kHz} \), is included to provide the clock input to the control latches, via the edge-detector circuit. The circuit is as shown in Figure 1.5.

1.1.3.6 Bi-Directional Driver- Receivers

Sixteen bi-directional driver-receiver circuits are provided, each comprising two open-collector gates and two pull-up resistors (see Figs. 1.7 and 1.8). The highway from
the FM1600B is pulled-up on the link board (R0 - R15) and also the highway to the user (R20 - R35). Hence, the user need not provide any pull-up resistors on a peripheral board designed to operate with the link.

![Oscillator circuit and timing waveform](image)

**Figure 1.5 Oscillator circuit and timing waveform.**

### 1.1.3.7 Power Supply

The link is provided with a self contained 5V @ 1A power supply unit of conventional design (see Fig. 1.19). Note, the 0V supply is separated from earth so as to avoid earth loop problems with the FM1600B and other peripheral circuits.

### 1.1.3.8 Power Supply Considerations

The FM1600B uses a 4.5V supply voltage and no input should be allowed to go above this value. The TTL circuits in the link, however, require a 5V supply and so care must be taken in the interconnection of the two systems.
Figure 1.6 Overall circuit diagram for control section.
Figure 1.7 Bi-directional drivers/receivers 0 - 7.
Figure 1.8 Bi-directional drivers/receivers 8 - 15.
A 4.2V supply (Vcc) is generated from the 5V supply (Vcc) of the link by the use of a diode (see Fig. 1.19) and this is used on any lines to or from the FM1600B requiring a pull-up voltage.

1.1.3.9 Mechanical Construction

All of the circuitry needed for the link is housed in a small aluminium box mounted on the laboratory wall in the Level 4 laboratory of the Electrical and Electronic Engineering Department, The City University, London. For mechanical details see Figures 1.20 to 1.22.

1.1.4 Circuit Operation

The start of any sequence should be to reset the link hardware, and this can be achieved by taking either reset input low. The data output word and relay control word should now be cleared and a scan initiated so as to set all of the link inputs to a known state.

Once this has been done the required code word should be loaded into the Gipop data output word location (see S8090), Relay 1 set and a second scan initiated. This causes the code word to be latched into the control word latch and enables the PeRq output. The system is now ready to commence read-write operations (see Fig. 1.9).

For a read operation bit three of the control word must be low and for a write, it must be high. This signal is then inverted and used to control the bi-directional latches.

If the link is set for a read operation, then the relay control word should be loaded to set Relay 2 and positive-going external program interrupts should be enabled (n.b. the FM1600B uses a negative logic convention). A scan is now initiated with Relay 2 causing a peripheral request to be issued. The FM1600B then waits for the peripheral accept signal, which causes a program interrupt. The FM1600B checks
(A) Reset hardware
(B) Initiate scan to reset relays and data output
(C) Initiate scan to set Relay 1 and latch control word
(D) System ready for use

Figure 1.9 Link set-up sequence.
that the interrupt was valid and, if correct, reads the data input word from the Gipop data area. Note, end of scan interrupts are ignored.

The relay control word must now be loaded to clear Relay 2 and negative-going external program interrupts enabled. A second scan is initiated which resets the peripheral request line and again the FM1600B waits for the peripheral accept signal via the interrupt input. If the interrupt is valid then the system is ready for the next transfer. This sequence continues until all words have been transferred (see Fig. 1.10).

For a write operation the sequence of events is very similar to that of the read operation except that now the data output word in the Gipop data area must be loaded before a peripheral request is issued. Also, the edges of the peripheral request and accept waveforms have different meanings (see Fig. 1.11).

1.1.5 Operation with the F100 System

The link was designed primarily for use as an interface between the FM1600B and F100 systems. The following explanation of this link-up, although specific to the F100 system, can be considered as a typical example of the use of the Gipop link.

The F100 system is connected to the link via a 25-way Cannon connector and a 25-way twisted-pair cable, approximately 1m in length. This cable is connected to the Gipop buffer board of the F100 which is described in a separate document (see Chap. II.2).

A complete set of programs has been written to control the FM1600B and F100 link-up (see later). These enable the user to specify the type of operation required (i.e. read or write), a start address of a data area in the F100's store, a start address of a data area in the FM1600B's store.
(A) Initiate scan to set relay 2 and generate peripheral request
(B) Peripheral accept generates Ext. Pg It; data on bus
(C) Initiate scan to clear Relay 2 and Pe Rq
(D) Peripheral accept causes Ext. Pg It; end of cycle
(E) Ready for next read.

Figure 1.10 Read cycle.
Figure 1.11 Peripheral request and accept handshake lines.
and the length of the block to be transferred. This is
normally performed under teletype control, the user receiving
appropriate prompts. When these three parameters have been
entered the system is ready for use.

The link set-up procedure is as explained earlier in
the circuit operation description (sect. 1.1.4). In addition
to the link set-up, the F100 must also be set-up, which
requires that the F100 address be written into an address
register. To do this, a code word corresponding to the 'load
address counter' code word for the F100 is latched into the
control latch and a transfer initiated to write the start
address to the F100. The control word specified by the user
(i.e. read or write) is now transferred to the control latch
and both the link and the F100 are now set-up and ready for
use. The timing waveforms for the complete set-up sequence
are as shown in Figure 1.12.

The read and write operations are performed in exactly
the same manner as described in the circuit operation section.
These transfers continue until the number of transfers
specified by the 'length' input have been completed.

A complete set of program listings and flow diagrams
is included for this example as most of them will be
required for any application using the Gipop link; only the
control and set-up (S8080) programs need be changed.

The Gipop-F100 delay routine (S8085) is used to set a
software delay of 10ms (approx.) necessary to let the relay
outputs settle before the program can proceed. This program
is self explanatory as is the Gipop Data Area subroutine
(S8090) and no flow diagrams are included.
Figure 1.12 F100 set-up sequence.

(A) Latch 'load address counter' code word.
(B) Load F100 address to address counter.
(C) Latch F100 control word.
(D) System ready for read/write operations.
Figure 1.13(a) Control program for Gipop-F100 interface.
Figure 1.13(b) Control program for Gipop-F100 interface (cont.)
CONTROL PROGRAM FOR GIPC/F100 INTERFACE - R.A.C. 1/7/77:

U

[1] V19=6
   TEXT 1P 1E
   READ OR WRITE?
   V19=5
   \-S555,1
   +3, V21#VNO=0
      +V2=14
   +2, V21#VNO=0
      +V2=5
   +2, V21#VNO=0
      +V2=10
   +5, V21#VNO=0
      +V2=197
   V19=6
   TEXT 1P 1E
   ERROR
   +1

   TEXT 1P 1E
   M ADDRESS?
   V19=5
   V23=0
   \-S100
   V11=V21-1
   V19=6
   TEXT 1P 1E
   B ADDRESS?
   V19=5
   V23=0
   \-S100
   V12=V21
   V19=6
   TEXT 1P 1E
   LENGTH?
   V19=5
   V23=0
   \-S100
   V14=V21

   TEXT 1P 1E
   READY
   V19=5
   \-S555,1
   +4, V21#VNO=0
      +71
   +1, V21#VNO=0
      +197

INPUT G(GO) OR E(ERRO)
[4] S3080
  V19=6
  TEXT 1P 1E
  DONE
  +1

[5] V19=4
  V22=12
  S555,6
  +1

END
A

'STOP 12.'
Clear 'M' stat.

Clear and set 'S' stat.

Clear data output and relay output words in Gipop data area.

Output data

Load 'Load Addr.' Cntr.' code word and set Relay 1 in data area.

Output data

Enable +ve edge Ext. Pg. It.

Load relay word to clear Relay 1 and set Relay 2

Initiate scan and wait for interrupt

Enable -ve edge Ext. Pg. It.

Figure 1.14(a) Gipop-F100 set-up routine (S8080).
Figure 1.14(b) Gipop-F100 set-up routine (cont.).
SET-UP ROUTINE

- CLEAR DATA OUTPUT WORD
- CLEAR RELAY OUTPUTS
- SET INTERRUPT FLAG
- OUTPUT DATA

WAIT FOR RELAYS TO SETTLE

DATA=LOAD ADDR CNTR CODE WD
SET RELAY 1

OUTPUT DATA

ENABLE +VE EDGE EXT PG IT
CLEAR RELAY 1; SET RELAY 2
INITIATE SCAN

ENABLE -VE EDGE EXT PG IT

VN1=M ADDR
CLEAR RELAY 2
INITIATE SCAN

VN1=M CONTROL WORD
SET RELAY 1
V10[1]≠0
⇒S8084 ‘RESET FLAG’

⇒S8085 ‘OUTPUT CODE WORD’

⇒S8088 ‘JUMP TO READ/WRITE ROUTINE’

N2=VN3
V0=V0,N3+1
N1=VN3
V0=V0,N3+1
V10=VN3,N3+1

⇒L

END

S
8080
QIPOP/F100M SET-UP ROUTINE – R.A.C. 1/7/77;
Figure 1.15  Initiate scan and wait for interrupt (S8084).
S8084 INITIATE SCAN AND WAIT FOR INTRRRUPT - R.A.C. 1/7/77;

VN3=N1,N3-1
N1=VN0
AS8090
VN1=0

N1=VN0
IB320,DP
VN1=VN0
AS8090

VN1=VN0,N1+1
AS8089
QF320=0

QN320#0
[0]-1,QF320#0
0,V10[1]=0
N1=VN3
VO=VO,N3+1
-L

[1]V19=6
TEXT 1P 1E
* QF SET
V19=4
V22=10

[10]+S555,6
+10

END

S
S8084
INITIATE SCAN AND WAIT FOR INTERRUPT - R.A.C. 1/7/77;
Enable +ve edge Ext. Pg. It.

Load relay word to set Relay 2 (and clear Relay 1)

Initiate scan and wait for interrupt

Enable -ve edge Ext. Pg. It.

Is write reqd.?

No

Yes

Load relay word to clear Relay 2

Initiate scan and wait for interrupt

Copy data from data input word to store using 'B' addr. as pntr.

Increment 'B' addr. pntr.

Decr. length of count

No

All words?

Yes

In-out

Restore link

Figure 1.16 Gipop-F100 read-write routine (S8088).
V10[2]=0
N1=VN0
AS8090,3
VN1=2
V10=0
→S8084
→S8085

2.V2-10>0
N1=VN0
AS8090,3
VN1=0
V10[1]=0
→S8084
→S8085

N1=VN0
AS8090,1
V8=VN1
N1=V12
VN1=V8
→3

[2]N1=VN0
AS8090,2
N2=V12, VN1=VN2&VN2
VN1=0,N1+1
V10[1]=0
→S8084
→S8085

[3]V12=V12+1
→1,V14=V14-1>0
N2=VN3
VO=VO,N3+1
N1=VN3
VO=VO,N3+1
V14=VN3,N3+1
V12=VN3,N3+1
V8=VN3,N3+1

END
Figure 1.17 Gipop-F100 interrupt routine (S8089)
N
S8089 GIPOP/F100M INTERRUPT ROUTINE - R.A.C. 1/7/77:
U

VN3=V19,N3-1
VN3=N1,N3-1

QM320=0

N1=VN0
IB320,SW
-3, VN1[0]#0
-5, VN1[7]#0

[7]Q2=0
V19=6
TEXT 1P 1E
* INTERRUPT ERROR
V19=4
V22=14
-555,6

[5]N1=VN0
IB320,SW
-6, VN1[6]#0
-7, V10[2]#0

[8]N1=VN0
AS8090
-2, VN1#VN0#0
OCT 00177777
V10[1]#0

[3]Q2=0
-4

[6]-7, V10[2]=0
-8

[2]Q2=0
V19=6
TEXT 1P 1E
* TEST WORD ERROR
V19=4
V22=12
-555,6

[4]N1=VN3
V0=V0,N3+1
V19=VN3,N3+1

END

S
S8089
GIPOP/F100M INTERRUPT ROUTINE - R.A.C. 1/7/77:

31
N
S8085 GPIPOP/F100M DELAY ROUTINE - R.A.C. 1/7/77;
U
VN3=V9,N3-1
V9=VNO
OCT 02000
[1]+1,V9=V9-1>0
V9=VN3,N3+1
L
END

S
8085
GPIPOP/F100 DELAY ROUTINE - R.A.C. 1/7/77;

N
S8090 GPIPOP DATA AREA - R.A.C. 1/7/77;
U
+0 'TEST WORD'
+0 'DATA INPUT WORD'
+0 'DATA OUTPUT WORD'
+0 'RELAY CONTROL WORD'
+0 'SWITCH INPUT WORD'
END

S
8090
GPIPOP DATA AREA: - R.A.C. 1/7/77;
1.1.6 Miscellaneous Details

1.1.6.1 Components List

Resistors
All 330Ω ±5% except:
R17, R19 120Ω ±5%
R36, R41, R42, R46, R50 4.7k ±5%

Capacitors
C1, C2 10μF elect. 25v
C3, C4 2.2nF ceramic
C5 0.047μF polyester 150v
C6, C7, C8 0.1μF ceramic
C9 4700μF elect. 25v
C10 0.47μF polyester

Semiconductors
D1 Si diode OA200
D2 - D5 Si diode OA200
D6 Si diode IN4004
REG1 5v regulator 7805

Integrated Circuits
U1, U2, U5, U11, U12, U13, U15, U23, U25, U26 SN7438
U3 SN74175
U4, U24 SN7474
U6 ZN344E
U14 SN7400
U16 NE555
U21 SN7413
U22 SN7404

Miscellaneous
Tr 1 - Mains transformer 4.5v @ 2.2A, 4.5v @ 2.2A
Fs 1 - Fuse (2A anti-surge) + holder
Sk 1 - 25-way Cannon connector
Sk 2 - 3 pin mains socket (Bulgin)
Sw 1 - Min-toggle DPDT
Lp 1 - 6v sub-min indicator (amber)
Figure 1.18 Component layout.
Figure 1.19 Power supply.
E.C.1 - 32-way edge connector
(A) - 20-way printed circuit connector
(B) - 20-way printed circuit connector
H/S 1 - 4°C/W heatsink
1 x R.S. Type C stripboard
2 x Tag strips

1.1.7 Connection Lists

1.1.7.1 Cannon connector

<p>| | |</p>
<table>
<thead>
<tr>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Pe Da 0</td>
</tr>
<tr>
<td>2</td>
<td>Pe Da 1</td>
</tr>
<tr>
<td>3</td>
<td>Pe Da 2</td>
</tr>
<tr>
<td>4</td>
<td>Pe Da 3</td>
</tr>
<tr>
<td>5</td>
<td>Pe Da 4</td>
</tr>
<tr>
<td>6</td>
<td>Pe Da 5</td>
</tr>
<tr>
<td>7</td>
<td>Pe Da 6</td>
</tr>
<tr>
<td>8</td>
<td>Pe Da 7</td>
</tr>
<tr>
<td>9</td>
<td>Pe Da 8</td>
</tr>
<tr>
<td>10</td>
<td>Pe Da 9</td>
</tr>
<tr>
<td>11</td>
<td>Pe Da 10</td>
</tr>
<tr>
<td>12</td>
<td>Pe Da 11</td>
</tr>
<tr>
<td>13</td>
<td>Pe Da 12</td>
</tr>
<tr>
<td>14</td>
<td>GND</td>
</tr>
<tr>
<td>15</td>
<td>Pe Da 13</td>
</tr>
<tr>
<td>16</td>
<td>Pe Da 14</td>
</tr>
<tr>
<td>17</td>
<td>Pe Da 15</td>
</tr>
<tr>
<td>18</td>
<td>Pe Rq</td>
</tr>
<tr>
<td>19</td>
<td>Dir In</td>
</tr>
<tr>
<td>20</td>
<td>Q</td>
</tr>
<tr>
<td>21</td>
<td>In Sr Cc</td>
</tr>
<tr>
<td>22</td>
<td>Pe Ac</td>
</tr>
<tr>
<td>23</td>
<td>Reset (Ext.)</td>
</tr>
<tr>
<td>24</td>
<td>Enable (GND)</td>
</tr>
<tr>
<td>25</td>
<td>GND</td>
</tr>
</tbody>
</table>
1.1.7.2 Board edge connector

1. Vcc
2. DI 0
3. DI 1
4. DI 2
5. DI 3
6. DI 4
7. DI 5
8. DI 6
9. DI 7
10. GND
11. Vcc
12. DI 8
13. DI 9
14. DI 10
15. DI 11
16. DI 12
17. DI 13
18. DI 14
19. DI 15
20. GND
21. Vcc
22. 'S' stat.
23. Relay 1
24. -
25. Reset (Ext.)
26. Fe Ac
27. Relay 2
28. -
29. -
30. GND
31. Pe Rq

(Note: DI means data input from FM1600B)
### 1.1.7.3 Printed circuit connectors

<table>
<thead>
<tr>
<th>Connector (A)</th>
<th></th>
<th>Connector (B)</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>Pe Da 0</td>
<td>1</td>
</tr>
<tr>
<td>2</td>
<td>Pe Da 1</td>
<td>2</td>
</tr>
<tr>
<td>3</td>
<td>Pe Da 2</td>
<td>3</td>
</tr>
<tr>
<td>4</td>
<td>Pe Da 3</td>
<td>4</td>
</tr>
<tr>
<td>5</td>
<td>Pe Da 4</td>
<td>5</td>
</tr>
<tr>
<td>6</td>
<td>Pe Da 5</td>
<td>6</td>
</tr>
<tr>
<td>7</td>
<td>Pe Da 6</td>
<td>7</td>
</tr>
<tr>
<td>8</td>
<td>Pe Da 7</td>
<td>8</td>
</tr>
<tr>
<td>9</td>
<td>Pe Da 8</td>
<td>9</td>
</tr>
<tr>
<td>10</td>
<td>Pe Da 9</td>
<td>10</td>
</tr>
<tr>
<td>11</td>
<td>Pe Da 10</td>
<td>11</td>
</tr>
<tr>
<td>12</td>
<td>Pe Da 11</td>
<td>12</td>
</tr>
<tr>
<td>13</td>
<td>Pe Da 12</td>
<td>13</td>
</tr>
<tr>
<td>14</td>
<td>Pe Da 13</td>
<td>14</td>
</tr>
<tr>
<td>15</td>
<td>Pe Da 14</td>
<td>15</td>
</tr>
<tr>
<td>16</td>
<td>Pe Da 15</td>
<td>16</td>
</tr>
<tr>
<td>17</td>
<td>-</td>
<td>17</td>
</tr>
<tr>
<td>18</td>
<td>Dir In</td>
<td>18</td>
</tr>
<tr>
<td>19</td>
<td>Q</td>
<td>19</td>
</tr>
<tr>
<td>20</td>
<td>In Sr Cc</td>
<td>20</td>
</tr>
</tbody>
</table>

(Note: DO means data output to the FM1600B)
### 1.1.7.4 Tag-strip connectors

<table>
<thead>
<tr>
<th>Tag-strip 1</th>
<th>Tag-strip 2</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 Pe Da 0</td>
<td>1 DO 0</td>
</tr>
<tr>
<td>2 Pe Da 1</td>
<td>2 DO 1</td>
</tr>
<tr>
<td>3 Pe Da 2</td>
<td>3 DO 2</td>
</tr>
<tr>
<td>4 Pe Da 3</td>
<td>4 DO 3</td>
</tr>
<tr>
<td>5 Pe Da 4</td>
<td>5 DO 4</td>
</tr>
<tr>
<td>6 Pe Da 5</td>
<td>6 DO 5</td>
</tr>
<tr>
<td>7 Pe Da 6</td>
<td>7 DO 6</td>
</tr>
<tr>
<td>8 Pe Da 7</td>
<td>8 DO 7</td>
</tr>
<tr>
<td>9 Pe Da 8</td>
<td>9 DO 8</td>
</tr>
<tr>
<td>10 Pe Da 9</td>
<td>10 DO 9</td>
</tr>
<tr>
<td>11 Pe Da 10</td>
<td>11 DO 10</td>
</tr>
<tr>
<td>12 Pe Da 11</td>
<td>12 DO 11</td>
</tr>
<tr>
<td>13 Pe Da 12</td>
<td>13 DO 12</td>
</tr>
<tr>
<td>14 Pe Da 13</td>
<td>14 DO 13</td>
</tr>
<tr>
<td>15 Pe Da 14</td>
<td>15 DO 14</td>
</tr>
<tr>
<td>16 Pe Da 15</td>
<td>16 DO 15</td>
</tr>
<tr>
<td>17 -</td>
<td>17 -</td>
</tr>
<tr>
<td>18 Pe Rq</td>
<td>18 Ext. Pg. It.</td>
</tr>
<tr>
<td>19 Dir In</td>
<td>19 -</td>
</tr>
<tr>
<td>20 -</td>
<td>20 -</td>
</tr>
<tr>
<td>21 In Sr Cc</td>
<td>21 -</td>
</tr>
<tr>
<td>22 Pe Ac</td>
<td>22 -</td>
</tr>
<tr>
<td>23 Reset (Ext.)</td>
<td>23 -</td>
</tr>
<tr>
<td>24 -</td>
<td>24 -</td>
</tr>
<tr>
<td>25 -</td>
<td>25 -</td>
</tr>
<tr>
<td>26 -</td>
<td>26 -</td>
</tr>
<tr>
<td>27 -</td>
<td>27 -</td>
</tr>
<tr>
<td>28 -</td>
<td>28 -</td>
</tr>
</tbody>
</table>
Figure 1.20 Case - main dimensions.
Figure 1.21 Case - inner support dimensions.
Figure 1.22 Case - internal layout.
1.2 User Guide

1.2.1 Introduction

The Gipop (general input-output) link is basically a sixteen-bit bi-directional driver-receiver unit attached to the Gipop highway of the FM1600B computer. The Gipop unit is a peripheral of the FM1600B and is well documented elsewhere [1]. The link and associated programs are designed to make the Gipop unit easy to use.

The Gipop link is intended primarily for use as an interface between the FM1600B and the FL100 microcomputer system, but may be easily adapted for general use by the provision of a suitable control program, and some minor changes to the subroutines described in this document.

In addition to the sixteen-bit bi-directional data highway, three latched outputs are supplied for control purposes and a handshake pair included to provide a comprehensive interface facility.

The circuit has been designed in such a way that the control word may be latched from the Gipop highway before the first request is issued via the handshake lines. In this manner, the control word is stable at the interface before any data transfers are initiated.

1.2.2 Electrical Specifications

All inputs and outputs to and from the link are TTL compatible. The use of open-collector drivers is recommended to drive the highway between the user peripheral and the link. The data highway is pulled-up by the link (via 330Ω to 5V) and so no pull-up resistors need be provided by the user.

The control lines are driven by open-collector gates and should be pulled-up by the user via a suitable circuit (see Technical Description). Pull-up resistors are provided on the link board but are not connected to the Vcc supply. They may be connected if desired but their use is not
recommended [2].

The operating speed is limited to half the maximum scan rate available for the Gipop unit and the settling time required by the Gipop link circuits. This results in a maximum transfer rate of \( \approx 70\text{Hz} \) or one transfer per 15 ms.

1.2.3 Gipop Set-Up

The following is a brief description of the required configuration of the Gipop unit when used with the link.

The data area for the link (S8090) is arranged in the following order:

- 0  Test word
- 1  Data input word
- 2  Data output word
- 3  Relay control word
- 4  Switch input word

Performing the scan in this order ensures that the data input and output words are stable before any peripheral activity is instigated via the relay outputs. The switch input word is included for the sake of completeness and to accommodate any future developments.

The order of the boards in the Gipop half-shelf module of the FM1600B should be as given in Table 1.2.1.

Two switches are included on the back of the Gipop half-shelf (in the back of the FM1600B), one a rotary switch (FIN WD) and the other a toggle (SCAN). The FIN WD switch should be set to the 3 position (4 if switch input required) and the SCAN switch to the INT position.

Numerous jump leads are required on the Gipop patch board (at side of FM1600B); the complete set-up for this is as shown in Figure 1.2.1.
1.2.4 Program Requirements

A complete set of subroutines has been written to operate the Gipop link. The user need only write a control program and a set-up routine for the peripheral attached to the link. For examples of these programs and complete explanations of the operating routines the reader is referred to Ref. 2.

The basic set-up requirements of the operating routines is as follows:

\[ V_2 = \text{code word (i.e. control word output)} \]
\[ V_{11} = \text{peripheral address} \]
\[ V_{12} = \text{FM1600B start address} \]
\[ V_{14} = \text{number of transfers} \]

Note, at the end of a transfer sequence these registers are returned to the user in an uncorrupted state. However, during the execution of the transfers \( V_{12} \) is incremented from its initial starting point and \( V_{14} \) is decremented to zero. Once at zero, the registers are restored and control returned to the user program. The programs are designed for block transfer operation and if the FM1600B address is required to remain constant then block transfers of length one must be performed (or the read-write routine (S8088) modified).

The following subroutines are available to the user:

S8080 - Set-up routine

No. of words - 50
Entry point - 0
Registers destroyed - none
Subroutines called - S8084, S8085, S8090

This routine performs all the necessary set-up operations required for the use of the link with the F100 system.

S8084 - Initiate scan and wait for interrupt

No. of words - 28
Entry point - 0
Registers destroyed - V10, V19, V22
Subroutines called - S8089, S555, S12
This routine initiates the Gipop scan and loops on a flag in V10, waiting for an interrupt.

S8085 - Delay routine
No. of words - 6
Entry point - 0
Registers destroyed - none
Subroutines called - none
This routine generates a 10ms (approx.) delay by means of a count-down loop, necessary to allow the Gipop relay outputs to settle before the next operation is started.

S8088 - Read-write routine
No. of words - 45
Entry point - 0
Registers destroyed - V10
Subroutines called - S8084, S8085, S8090
This routine performs the data transfer portion of the scan.

S8089 - Interrupt routine
No. of words - 55
Entry point - 0
Registers destroyed - V10, V22
Subroutines called - S8090, S555, S12
This routine checks for valid interrupts and that the Gipop test word has been transferred correctly.

S8090 - Gipop data area
No. of words - 5
Entry point - N.A.
Registers destroyed - none
Subroutines called - none
This is a five word data area used by the Gipop unit during data transfers. The area is arranged as follows:-
Word 0 - Test word
1 - Data input word
2 - Data output word
3 - Relay control word
4 - Switch input word

1.2.5 Mechanical Details

The Gipop link is contained in a small aluminium box attached to the laboratory wall in the level 4 laboratory of the Electrical and Electronic Engineering Department, The City University, London.

The link is provided with a self-contained power supply in which OV and GND are isolated. A switch and indicator are included with the supply.

Connection to the link is by means of a 25-way Cannon connector mounted on the top of the case. The connections for this socket are given in the Technical Description, section 1.1.7.1.

<table>
<thead>
<tr>
<th>Position</th>
<th>Board No.</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>189</td>
<td>Control board</td>
</tr>
<tr>
<td>2</td>
<td>020</td>
<td>Control board</td>
</tr>
<tr>
<td>3</td>
<td>845</td>
<td>Control board</td>
</tr>
<tr>
<td>4</td>
<td>079</td>
<td>Voltage input interface</td>
</tr>
<tr>
<td>5</td>
<td>079</td>
<td>Voltage input interface</td>
</tr>
<tr>
<td>6</td>
<td>023</td>
<td>Voltage output interface</td>
</tr>
<tr>
<td>7</td>
<td>022</td>
<td>Relay output interface</td>
</tr>
<tr>
<td>8 - 12</td>
<td>-</td>
<td>Not used</td>
</tr>
</tbody>
</table>

Table 1.2.1 Board order in the Gipop half-shelf module.
Figure 1.2.1 Gipop patch board connections.
1.2.6 Use of the link in the FM1600B-F100 interface

This section explains the use of the control program and set-up requirements of the Gipop link when used with the F100M microcomputer system as a peripheral.

The link is connected to the F100M via the Gipop buffer board [3][4] which is in turn connected to channel 1 of the F100M's input-output controller (IOC). The peripheral address is entered into a register in the IOC as the start address of a block of F100M store. Note, a pre-increment is performed on this register and so the user must set VI1 to the start address minus 1. Before the address register may be loaded it must first be accessed via the F100M's front panel, to initialize the circuits from their start-up settings. To do this the user must access location 32763 (all handswitches set except 2 and 15); the data loaded is irrelevant. The F100M and link are now ready for data transfers.

The control program requests the various parameters from the user via the teletype by a series of prompts. The first of these is 'Read or Write' to which the user replies:­

R - Read
W - Write
C - Continue (with the settings from the previous run)

E - End (jump to Stop 12).

The 'C' command jumps the control program straight to the 'Ready' state, by-passing the rest of the set-up procedure. This can be extremely useful for test purposes.

If any input, other than the above four, is entered, 'Error' is output on the teletype and the 'Read or Write' prompt repeated.

Note, all characters or character strings are terminated with a space.

Next, the 'M Address', 'B Address' and 'Length' are
requested and the corresponding values are entered in decimal. 'Ready' is now output, to which the user may reply:-

G - Go

E - Error. Return to 'Read or write' prompt to re-enter parameters.

If neither of the above characters are entered the 'Ready' prompt is repeated.

When 'G' is entered the requested operation is performed and when completed, 'Done' is output and the 'Read or Write' prompt re-issued.

1.2.7 References

Chapter 2

Gipop Buffer

1. Technical Description

2. User Guide
2.1 Technical Description

2.1.1 Introduction

The Gipop (general input-output) buffer is a general purpose data channel for the F100M microcomputer system. It is basically a sixteen-bit bi-directional input-output buffer designed, primarily, for use in the FM1600B and F100M interface, but may be of general use whenever a slow peripheral must be interfaced to the F100M system (see Fig. 2.1).

The sixteen input-output lines are latched on the buffer board which relieves the user of the timing restrictions imposed by the F100M. The user may select the handshake response time by the use of two monostable circuits. At present, it is set to 2 ms (approx.) for use with the Gipop link and FM1600B.

The buffer is connected into channel 1 of the input-output controller (IOC) of the F100M system and all data transfers take place under direct memory access (DMA) control. For this purpose, three control lines (Dir, Q, In Sr Cc) and a peripheral request-accept handshake pair are provided. The three control inputs are enabled via a fourth input (Enable) which is active low (0v). This ensures that when not in use (i.e. Cannon plug disconnected) the board is disabled.

All input-output between the Gipop buffer and peripheral devices is via a 25-way twisted-pair cable and a 25-way Cannon connector.

2.1.2 Design Considerations

The fundamental design consideration of the Gipop buffer was to provide an asynchronous interface between the F100M and a peripheral, and in particular for the interface between the F100M and the FM1600B. The F100M, however, is constrained by a 'time-out' on peripheral transfers (50 μs max.) and hence the need for the buffer board. The Gipop
Figure 2.1 Block diagram of Gipop buffer system.
buffer permits asynchronous transfers at both the F100M and peripheral interfaces.

The basic form of the handshake at either interface is as shown in Figure 2.2, but the time scale for a peripheral and the F100M will generally be very different. The complete handshake sequence for both the F100M and a peripheral will be as shown in Figure 2.3.

For a read cycle, the attention request (\( \overline{\text{AtRq}} \)) (or peripheral request (\( \overline{\text{PeRq}} \)) from the peripheral) causes an immediate peripheral request to the F100M. Upon completion of the F100M read cycle (i.e. \( \overline{\text{PeAc}} \) returned high) the requested data are available and, after some time interval \( T_1 \), attention accept (\( \overline{\text{AtAc}} \)) is issued. The time interval \( T_1 \) is governed by the response time of the peripheral and set by a monostable. After attention accept has been issued, the peripheral then completes its handshake sequence with the buffer board.

For a write cycle, the rising edge of \( \overline{\text{AtRq}} \) must be used to issue \( \overline{\text{PeRq}} \) to the F100M to ensure that the data to be written are available at the start of the F100M cycle. Again, a time delay, \( T_2 \), should be included to ensure that \( \overline{\text{AtAc}} \) is not cleared too quickly after \( \overline{\text{AtRq}} \) has been reset.

From an inspection of Figures 2.2 and 2.3 it is apparent that some form of latch is required to hold the input-output data during transfers, as in both the read and write cycles the transfers to or from the F100M take place with the data bus in some indeterminate state. To overcome this problem, a bi-directional latching system was included in the bi-directional driving circuitry (Figs. 2.14 - 2.17).

The complete control circuit to decode and generate the necessary timing signals is given in Figure 2.13.
(A) Transfer request
(B) Transfer accept: data on bus
(C) Data accepted
(D) Data removed: end of cycle

(a) Read cycle.

(A) Transfer request: data on bus
(B) Transfer accept: data accepted
(C) Data removed
(D) End of cycle

(b) Write cycle.

Figure 2.2 Handshake timing waveforms.
Figure 2.3 Peripheral and F100M relative timing waveforms.
2.1.3 Circuit Design

2.1.3.1 Control inputs

Three control inputs are required to specify the type of DMA operation required (see Table 2.1) and these are received and buffered as shown in Figure 2.4. An enable input is also provided so that the buffer board is effectively disabled when unplugged from the peripheral.

2.1.3.2 Read-write control

This is decoded from two of the three control inputs and is used to control data direction and set the handshake sequence within the Gipop buffer circuits. The circuit is as shown in Figure 2.5.

2.1.3.3 Peripheral request circuit

The route taken by attention request to D-type flip-flop 2 and thereby to the peripheral request output is determined by the state of the read-write input applied to NAND 1. This input is low for a read operation and high for a write. Hence, for a read operation AtRq goes via flip-flop 1 to clock flip-flop 2 and set PeRq on the first edge (trailing) of AtRq. For a write operation, AtRq goes via NAND gates 1 and 2 but no signal reaches flip-flop 2 until AtRq returns to the high state (see Figs. 2.6 and 2.7).

Flip-flop 1 is cleared at the end of each transfer by the clear 1 signal (see later) and flip-flop 2 by the peripheral accept signal. The main reset input is also taken to this input to ensure that PeRq is cleared when the F100M is reset.

2.1.3.4 Peripheral accept

To ensure that the peripheral request signal is not
Figure 2.4 Control inputs.

Figure 2.5 Read-write control.
Figure 2.6 Peripheral request circuit.
Figure 2.7 Timing waveforms for peripheral request circuit.

(a) Read cycle.

(b) Write cycle.
cleared too quickly upon receipt of the peripheral accept signal, a monostable is included. This delays the PeAc signal by $0.2\mu s$ (approx.) (Fig. 2.8).

2.1.3.5 **Attention accept circuit**

The mode of operation of this circuit is determined by the state of the read-write input. For a read operation the PeAc input causes a trigger signal to be generated which is applied to a monostable input (Figs. 2.9 and 2.10). This is set to give a delay of 2ms (approx.) after which time a D-type flip-flop is clocked to generate the attention accept signal. For a write operation the trailing edge of the AtRq input causes the trigger pulse to the monostable to be generated, thereby issuing attention accept before peripheral request is issued (or peripheral accept received).

Attention accept is reset via the clear 1 input to the flip-flop.

2.1.3.6 **Clear 1 circuit**

This circuit is used to reset the attention request and accept flip-flops and its mode of operation is also controlled by the state of the read-write circuit. For a read cycle, the AtRq input generates the trigger input to a monostable set to give 2ms (approx.) delay. The output from this monostable then causes the clear 1 signal to be generated (see Figs. 2.11 and 2.12). For a write cycle, the PeAc input causes the clear 1 signal to be generated. This ensures that clear 1 is generated at the correct time for both read and write cycles. The external reset (from the F100M) is also gated into the clear 1 circuit to ensure that all flip-flops are reset when the processor is reset.
Figure 2.8. Peripheral accept delay circuit and timing waveforms.
Figure 2.9 Attention accept circuit.
Figure 2.10 Timing waveforms for attention accept circuit.
Figure 2.11 Clear 1 circuit.
Figure 2.12 Timing waveforms for clear 1 circuit.
Figure 2.13 Complete buffer control circuit.
2.1.3.7 Latch circuits

Four, eight-bit latch circuits are used in the bi-directional highway, for temporary storage of data. These are divided into two, sixteen-bit groups, one for read operations and one for write. The clock input to the read latches is taken from the peripheral request flip-flop and the clock for the write latches is taken directly from the attention request input.

Both sets of latches are clocked during every operation, irrespective of the direction of data transfer.

2.1.3.8 Bi-directional highway drivers

The sixteen-bit bi-directional highway is driven by open-collector gates in both directions. The gates are not pulled-up, but a set of pull-up resistors is provided on the peripheral side of the highway, should they be required. When not in use, the Vcc supply should be disconnected. Latches are also included in the highway for temporary storage of data (see Figs. 2.14 - 2.17).

2.1.3.9 Power supply considerations

The Gipop buffer requires a 5v @ 1A (approx.) supply which it draws from the F100M power supplies. The supply is decoupled to 0v via five 0.1μF ceramic capacitors, distributed over the board.

2.1.3.10 Other considerations

The program controlled handshake lines (JPe and KPe [4]) are linked on the board as the processor requires their use during the set-up procedure (see User Guide [1]). This requires that the handshake paths be completed.
Figure 2.14 Bi-directional, latched data highway 0 - 3.
Figure 2.15 Bi-directional, latched data highway 4 - 7.
Figure 2.16 Bi-directional, latched data highway 8 - 11.
Figure 2.17 Bi-directional, latched data highway 12 - 15.
2.1.4 Miscellaneous Details

2.1.4.1 Component list

Resistors
- All \( \pm 5\% \)
  - R1, R2: 330Ω
  - R3, R4, R18 - R33: 220Ω
  - R5, R6, R9, R10, R13, R14: 1k
  - R7, R8, R11: 180Ω
  - R12, R16, R17: 10k
  - R15: 4.7k

Capacitors
- C1, C2, C3, C12: 1000pF ceramic
- C4, C13, C14, C16: 2.2nF ceramic
- C5: 68pF polystyrene
- C6, C7: 0.68µF elect. 64v
- C8 - C11, C15: 33nF ceramic

Semiconductors
- D1, D2: Si diodes 1N4148

Integrated circuits
- U1, U16, U23, U26: SN7404
- U2, U3, U4, U5, U8, U9, U10, U11: SN7438
- U7, U15, U33: SN7400
- U13: SN7403
- U19, U24, U25, U30: SN74100
- U20: SN7451
- U21, U22: SN7474
- U27: SN7408
- U28, U34: SN74123

Miscellaneous
- 4 x 24 pin d.i.l. sockets
- 2 x 16 pin d.i.l. sockets
- 1 x 25-way Cannon connector
- 1 x F100M 'Panic Plate' (p.c.b.) (designed and built at The City University by R. A. Comley).
Figure 2.18 Component layout.
2.1.5 *Connection lists*

2.1.5.1 *Cannon (peripheral) connector*

<table>
<thead>
<tr>
<th></th>
<th>Pe Da 0</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>Pe Da 1</td>
</tr>
<tr>
<td>3</td>
<td>Pe Da 2</td>
</tr>
<tr>
<td>4</td>
<td>Pe Da 3</td>
</tr>
<tr>
<td>5</td>
<td>Pe Da 4</td>
</tr>
<tr>
<td>6</td>
<td>Pe Da 5</td>
</tr>
<tr>
<td>7</td>
<td>Pe Da 6</td>
</tr>
<tr>
<td>8</td>
<td>Pe Da 7</td>
</tr>
<tr>
<td>9</td>
<td>Pe Da 8</td>
</tr>
<tr>
<td>10</td>
<td>Pe Da 9</td>
</tr>
<tr>
<td>11</td>
<td>Pe Da 10</td>
</tr>
<tr>
<td>12</td>
<td>Pe Da 11</td>
</tr>
<tr>
<td>13</td>
<td>Pe Da 12</td>
</tr>
<tr>
<td>14</td>
<td>Pe Da 13</td>
</tr>
<tr>
<td>15</td>
<td>Pe Da 14</td>
</tr>
<tr>
<td>16</td>
<td>Pe Da 15</td>
</tr>
<tr>
<td>17</td>
<td>At Rq</td>
</tr>
<tr>
<td>18</td>
<td>Dir</td>
</tr>
<tr>
<td>19</td>
<td>Q</td>
</tr>
<tr>
<td>20</td>
<td>In Sr Cc</td>
</tr>
<tr>
<td>21</td>
<td>At Ac</td>
</tr>
<tr>
<td>22</td>
<td>Enable</td>
</tr>
<tr>
<td>23</td>
<td>-</td>
</tr>
<tr>
<td>24</td>
<td>-</td>
</tr>
<tr>
<td>25</td>
<td>-</td>
</tr>
</tbody>
</table>
### 2.1.5.2 FLOOM edge connector

<table>
<thead>
<tr>
<th></th>
<th>1</th>
<th>2</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>10</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>12</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>14</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>16</td>
<td>Pe Ac 1</td>
</tr>
<tr>
<td>17</td>
<td>18</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>20</td>
<td>JPe 1</td>
</tr>
<tr>
<td>21</td>
<td>22</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>24</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>26</td>
<td>Dir In 1</td>
</tr>
<tr>
<td>27</td>
<td>28</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>30</td>
<td>In Sr Cc 1</td>
</tr>
<tr>
<td>31</td>
<td>32</td>
<td></td>
</tr>
<tr>
<td>33</td>
<td>34</td>
<td>Q1</td>
</tr>
<tr>
<td>35</td>
<td>36</td>
<td></td>
</tr>
<tr>
<td>37</td>
<td>38</td>
<td></td>
</tr>
<tr>
<td>39</td>
<td>40</td>
<td>Pe Rq 1</td>
</tr>
<tr>
<td>41</td>
<td>42</td>
<td></td>
</tr>
<tr>
<td>43</td>
<td>44</td>
<td></td>
</tr>
<tr>
<td>45</td>
<td>46</td>
<td></td>
</tr>
<tr>
<td>47</td>
<td>48</td>
<td></td>
</tr>
<tr>
<td>49</td>
<td>50</td>
<td>In Ti Out</td>
</tr>
<tr>
<td>Pe Da 0</td>
<td>51</td>
<td>52</td>
</tr>
<tr>
<td>Pe Da 2</td>
<td>53</td>
<td>54</td>
</tr>
<tr>
<td>Pe Da 4</td>
<td>55</td>
<td>56</td>
</tr>
<tr>
<td>Pe Da 6</td>
<td>57</td>
<td>58</td>
</tr>
<tr>
<td>59</td>
<td>60</td>
<td>KPe 1</td>
</tr>
<tr>
<td>Reset</td>
<td>61</td>
<td>62</td>
</tr>
<tr>
<td>Pe Da 8</td>
<td>63</td>
<td>64</td>
</tr>
<tr>
<td>Pe Da 10</td>
<td>65</td>
<td>66</td>
</tr>
<tr>
<td>Pe Da 12</td>
<td>67</td>
<td>68</td>
</tr>
<tr>
<td>Pe Da 14</td>
<td>69</td>
<td>70</td>
</tr>
<tr>
<td>71</td>
<td>72</td>
<td></td>
</tr>
<tr>
<td>73</td>
<td>74</td>
<td></td>
</tr>
<tr>
<td>75</td>
<td>76</td>
<td></td>
</tr>
<tr>
<td>77</td>
<td>78</td>
<td></td>
</tr>
<tr>
<td>79</td>
<td>80</td>
<td></td>
</tr>
<tr>
<td>In Sr Cc</td>
<td>Q</td>
<td>Dir</td>
</tr>
<tr>
<td>---------</td>
<td>-----</td>
<td>-----</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

Table 2.1 Control line settings.

2.1.6 References

2. FI00M Documentation (technical notes), Ferranti Ltd., 1975 - 1977.
2.2 User Guide

2.2.1 Introduction

The Gipop (general input-output) buffer is a general purpose data channel for the FlOOM microcomputer system. It is basically a sixteen-bit, bi-directional input-output buffer designed, primarily, for use in the FM1600B and FlOOM interface, but may be of general use wherever a slow peripheral must be interfaced to the FlOOM system.

The sixteen input-output lines are latched on the buffer board so as to relieve the user of the timing restrictions imposed by the FlOOM. The user may select the handshake response time by the use of two monostable circuits. At present, it is set to 2ms (approx.) for use with the Gipop link[2][3] and FM1600B.

The buffer is connected into channel 1 of the input-output controller (IOC) of the FlOOM system[4] and all data transfers take place under direct memory access (DMA) control. For this purpose three control inputs (Dir, Q, In Sr Cc) and a peripheral request-accept handshake pair are provided. The three control inputs are enabled via a fourth input (Enable) which is active low (OV). This ensures that when not in use (i.e. Cannon plug disconnected) the board is disabled.

All input-output between the Gipop buffer and peripheral device is via a 25-way twisted-pair cable and a 25-way Cannon connector.

2.2.2 Electrical Specifications

All inputs and outputs of the Gipop buffer are TTL compatible. The use of open-collector drivers is recommended to drive all inputs to the buffer board. The data highway uses open-collector drivers (max. current sink 40mA) which are not pulled-up on the buffer board. A set of pull-up
resistors is provided, however, and may be connected to the Vcc supply if required. The three control inputs are pulled-up to Vcc via 330Ω resistors.

The enable input to the control lines should be tied to 0v on the peripheral so as to enable the buffer board when plugged in.

Reset on the processor is connected into the buffer board, hence a processor reset causes a buffer reset.

The operating speed of the buffer is controlled by the settings of two monostable circuits which are, at present, set to give 2ms (approx.) delay. This sets a maximum transfer rate of 250Hz (approx.). The delay may be reduced, or omitted completely, if desired, to speed up the rate of transfer for different peripherals.

2.2.3 Set-up requirements

The user must observe the handshake protocol given in Figure 2.2.1 to ensure correct operation of the buffer circuits.

As transfers take place under DMA control, the control word must be stable before the first transfer request is issued and must remain stable throughout the transfer. The operations defined by the control inputs are as given in Table 2.1 (see Technical Description[1]).

Before any transfers can occur, the address counter of the F100M's IOC must be accessed; this sets-up the circuits from their random settings after power-up. The address of the counter for channel 1, used by the Gipop buffer, is 32763 (all handswitches set except 2 and 15) and data must be written to this location. The value of the written data is irrelevant. Note, the address counter performs a pre-increment before every read or write operation, and so the start address loaded into the counter should be one less than the required start address.
Figure 2.2.1 Handshake timing waveforms.
For further details on the use of the IOC see Refs. 3 and 4.

2.2.4 Mechanical details

The Gipop buffer is constructed on a single 233 × 169mm 'breadboard' designed specifically for random logic layouts. Connection to the board is via a 25-way twisted-pair cable and a Cannon connector, the connections for which are given in section 2.1.5.1 (Technical Description).

2.2.5 References

Chapter 3

Non-Volatile Semiconductor Store
3.1 Introduction

The memory system to be described is a 4k x 16 bit memory constructed from 4k x 1 bit NMOS dynamic storage devices and interfaced to a Ferranti F100M microprocessor. Texas TMS4030 RAMs are used which were, at the commencement of the design, the best devices available, but have since been superseded by numerous other memory types. However, the design criteria employed are applicable to any non-volatile storage system which utilizes dynamic semiconductor devices.

Re-chargeable batteries are proposed as a means of providing power when the mains supply is disconnected, to maintain the memory packages and any essential support circuits. In this manner the memory can be made effectively non-volatile and it is hoped that a standby period of at least one day (24 hrs.) may be achieved before the batteries require re-charging.

The design and construction of the memory system have not been finalized and so no actual performance figures are available.

3.2 General Design Considerations

Dynamic rather than static memory devices are used as they exhibit lower standby power requirements, despite the need for periodic refresh cycles. The average power drain during standby for both types of device are shown in Figure 3.1.

In order for the dynamic device to maintain its advantage, the power requirements of the refresh circuits must be minimized. This can be achieved by the use of a combination of CMOS and discrete circuits, to reduce the standby power. To reduce the operating power, all line capacitance effects must be minimized. A suitable memory device should be chosen (the TMS4030 features very low input capacitance figures: see Table 3.1) and the number of signals
switched into these capacitive loads, minimized. For the address inputs, the use of a Grey code appears to offer the optimum performance (see Vol. I - sect. 4.4).

![Diagram](image)

**Figure 3.1 Comparison of power requirements for dynamic and static memory devices.**

All non-essential circuits are turned off during the standby mode and, further, must not interfere with the circuits which are still active whilst in this state. Low-power Schottky circuits are useful in this respect since their outputs are clamped to 0V when no power is supplied; other device outputs go into a high impedance state and so may 'float' to an indeterminate level which may result in the generation of spurious signals, unless clamped (pulled-up).
The other major consideration for the non-volatile store is one of power supplies and voltage regulation. Any losses associated with the voltage regulation stages involved with the battery supply must be minimized in order to provide the maximum standby period (see Vol.I - sect. 4.6).

4096 x 1 Organization
300ns Maximum Access Time
470ns Maximum Cycle Time
710ns Maximum Read/Modify/Write Cycle Time
Full TTL Compatibility on all Inputs (No pull-up resistors needed)

Registers for Address and Chip Select Provided on Chip
Three-state Output Buffers
Full TTL Output Capability (Fan-out of 2)
Low Capacitance Inputs - 7pF max. (except Clock)
Single Low Capacitance Clock - 27pF max.
Low power Dissipation
  400mW Operating
  2mW Standby

Standard Power Supplies
  +12V @ 60mA max. Operating
    @ 0.5mA max. Standby
  +5V @ 1mA max.
  -3V @ 100 mA max.

N-Channel Technology
22-Pin Dual-in-Line Package

Table 3.1 Characteristics of TMS4030 Random Access Memory.
3.3 The Texas TMS4030

The TMS4030 is a 4096 x 1 bit dynamic random access memory (RAM) fabricated in the NMOS technology and organized internally as a 64 x 64 array. A total of twelve address lines is provided, six column and six row, to specify the access of any individual memory cell. The device is housed in a 22-pin dual-in-line package with TTL compatibility on all inputs except the clock (C.E.). The main characteristics are listed in Table 3.1.

Three modes of operation are possible, read, write and read-modify-write. The timing requirements for the control signals involved in each of these operations are given in Figure 3.2.

A refresh operation is required every 2ms if data are not to be lost. A refresh is accomplished by a complete cycle of the sixty-four combinations of the row address inputs (A0 - A5). The chip should be placed in the read mode and need not be selected during refresh, which can help reduce the power requirements in the standby mode.

3.4 Design and Constructional Details

The complete RAM is built-up from six functional units (Fig. 3.3). Only the refresh circuits, some of the drivers and the RAMs themselves are powered during the standby mode, all others being turned off.

The RAM packages are configured in a 16 x 1 array, with all common inputs connected in parallel. This can have important consequences on the input loads presented to the RAM drivers, which may become highly capacitive.

3.4.1 Control circuit

A control circuit is required to provide the following functions:

1) generate all necessary clocking waveforms, i.e.
Figure 3.2 Minimum cycle times for the three operating modes of the TMS4030 RAM.
Figure 3.3 Functional units of the non-volatile RAM.

Figure 3.4 Block diagram of control circuit.
chip enable, chip select, read-write, etc.

ii) perform 'handshake' operations

iii) decode operating mode, i.e. read, write or read-modify-write

iv) control refresh operations during the operating mode

v) facilitate other functions such as reset, board select, time-out, etc.

The complete control circuit is shown in block diagram form in Figure 3.4.

i) Clocking waveforms.

The clocking waveforms required by the RAM are given in section 3.3 (Fig. 3.2). The read-modify-write operation cannot be implemented directly as shown in Figure 3.2.c with the F100 system, since the period between the read and write cycles would exceed the maximum cycle time for the memory (2μs). Hence, the read-modify-write cycle must be implemented as a read followed by a write cycle.

The generation of the read and write cycle waveforms is somewhat complicated for the F100 system due to its asynchronous data transfer method (Vol. I - sect. 4.2). One solution is to use monostable circuits, triggered by the handshake signals, to generate the delays required for the clocking waveforms. This method suffers from problems of long term stability (component aging effects), spurious triggering and accuracy. If the memory is to be operated close to its maximum frequency, the clocking waveforms must be controlled to very close tolerances, which is not practically possible with the monostable system.

A more satisfactory solution is to use an oscillator circuit and some form of feedback shift-register; in this case a two stage shift-register will suffice (Fig. 3.5). The clock input should be generated from a crystal-controlled oscillator, to provide a suitable accuracy, and of 160ns
C.E.  C.S.

<table>
<thead>
<tr>
<th>Reset</th>
<th>C.E.</th>
<th>C.S.</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>1</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>One cycle</th>
<th>C.E.</th>
<th>C.S.</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Next cycle</th>
<th>C.E.</th>
<th>C.S.</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>0</td>
<td>1</td>
</tr>
</tbody>
</table>

\[
(C.E.)_{n+1} = \overline{(C.E.)_n} + (C.S.)_n \\
\overline{(C.S.)_{n+1}} = (C.E.)_n
\]

a) Required feedback function

b) Circuit to generate functions given in (a)

c) Clocking waveforms

Figure 3.5 Generation of C.E. and C.S. clocking waveforms.
minimum period to ensure correct operation. This will increase the minimum cycle time by 10ns, to 480ns which is not considered to be an unreasonable overhead.

The read-write waveform can be simply derived from the chip enable (C.E.) output (Fig. 3.6).

![Diagram of R/W waveform](image)

Figure 3.6 Generation of R/W waveform.

The clock input for the feedback generator may be derived from either an oscillator circuit constructed specifically for the purpose, or from the main system clock. A separate oscillator has the advantage that it may be started and stopped in synchronization with the read-write requests, via the handshake signals. This enables the memory to be used at its maximum frequency, but in this case the solution must be rejected on size and weight grounds (these must be minimized for the RSP application). As a result, the main system clock is used as the clock source.

For the F100M, an 8MHz clock is required and for the F100L, a 16MHz clock. Hence, if a 16MHz clock is assumed, the memory will be compatible with both systems (since the F100M's clock may be easily obtained from a 16MHz source). The period for a 16MHz input is 62.5ns and so a divide-by-three circuit will be required to generate the clock input for the shift-register (Fig. 3.7). This results in a minimum cycle time of 562.5ns.

The clock to the feedback shift-register must be started and stopped in such way that spurious or part main-clock cycles are not output. A set-reset flip-flop is used to
provide this function, via the divider's clear input. The flip-flop is set by a start cycle (ST CYL) command and cleared at the end of the requested operation (Fig. 3.8).

![Figure 3.7 Divide-by-three circuit.](image)

The ST CYL signal is a function of both the read-write mode and JDev handshake line and is dealt with in sub-section (ii). The cycle finish (CY FIN) signal is generated from the chip select (C.S.) signal of the feedback shift-register. The use of these signals results in the desired start-stop characteristics (Fig. 3.9).

![Figure 3.8 Clear signal for divide-by-three circuit.](image)

The divider and clock generator circuits must also be
enabled during refresh operations. This requires that the ST CYL command be generated from the refresh enable circuit and is discussed in sub-section (iv).

![Clocking Sequence Diagram]

Figure 3.9 Complete clocking sequence for one cycle.

The final clocking waveform required is for the bi-directional input-output data latch, which is included to help eliminate any interface timing problems and decrease effective cycle times, as seen by the CPU (see sub-section (ii)). A positive-going clock pulse is required, to strobe data into the latch, at different positions in the cycle, depending upon whether a read or write operation has been selected. It is required on the rising edge of C.S. for a write cycle and the trailing edge of C.E. for a read (see Fig. 3.11). A suitable circuit to perform this operation is as shown in Figure 3.10.
Figure 3.10 Latch clock generator circuit.

Figure 3.11 Timing diagram for latch clock circuit.

ii) **Handshake Controls**

The F100 system transfers data on an asynchronous handshake basis, using two control lines as shown in Figure 3.12.

For a read request, the JDev input initiates a read cycle on its trailing edge and when data becomes available, the KDev output may be taken low. The KDev output must then remain low until the JDev input is cleared (Fig. 3.13.a). For a write request, the start of the write cycle is delayed until the rising edge of JDev is received, indicating that
the data to be written are available on the bus. The KDev output is taken low as soon as the falling edge of JDev is received, unless a previous operation is still in progress, and is not cleared until the latch clock (see sect. 3.4.4) indicates that the data have been latched (Fig. 3.13.b). Note, the rising edge of C.S. generates the latch clock signal in the write mode and so both data and address may be changed at this stage, although the write cycle has not been completed.

Operation of the memory in this manner results in a considerable reduction in the effective cycle time of the memory, particularly for the write mode; it does however require that the next JDev input must be inhibited until the
full cycle time has elapsed. Various other inputs are also used to delay or inhibit the JDev signal as shown in Figure 3.14.

Figure 3.13 Read and write handshake sequences.

Figure 3.14 Disable inputs for JDev signal.
The use of the +3CLR input to provide the 'full cycle delay' requires that a set-reset latch is included in the JDev input circuit, as shown in Figure 3.15.

![JDev input circuit](image)

Figure 3.15 JDev input circuit.

From Figure 3.13.a it can be seen that for a read cycle the KDev output should be set by the rising edge of the latch clock input and cleared on the rising edge of JDev; for a write cycle, the JDev input sets KDev and the latch clock should clear it. A suitable circuit is as shown in Figure 3.16.

![KDev handshake circuit](image)

Figure 3.16 KDev handshake circuit.

In addition to the control of the KDev output, the JDev input must also generate a start cycle (ST CYL) signal to start the divide-by-three circuit (see Fig. 3.7). This is generated directly from the JDev input and is controlled by
the setting of the read-write line (see Figs. 3.17 and 18).

![Diagram of R/WC, JDev, XOR O/P, and ST CYL](image)

**Figure 3.17 Generation of the start cycle command.**

```
R/WC

J Dev

XOR O/P

ST CYL
```

**Figure 3.18 Start cycle timing.**

```
R/WC

J Dev

XOR O/P

ST CYL
```

a) Read

b) Write

### iii) Mode Select

Two control lines are set by the F100 system to indicate the required mode of operation for the memory:
<table>
<thead>
<tr>
<th>RD</th>
<th>WR</th>
<th>Function</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>1</td>
<td>None (set to read)</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>Read</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Write</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
<td>Read-modify-write</td>
</tr>
</tbody>
</table>

For normal read or write operations, the RD signal may be used to provide the read-write (R/W) signal, necessary for the other circuits, since for a read, \( \bar{RD} = 0 \) and for a write, \( \bar{RD} = 1 \), as required. The read-modify-write (RMW) case is a little more complicated, however.

The maximum allowable cycle time for the RAM is \( 2\mu s \) and so the RMW cycle must be performed as two separate operations; a read followed by a write. The handshake lines for the memory are, in fact, provided by a special two-port interface [1] which produces separate read and write operations for the RMW cycle and so all that is required is to ensure that the R/W line is set to the appropriate level for the two portions of the sequence.

A two-stage counter is required, which is only enabled during RMW cycles and resets itself at the end of the write cycle (Fig. 3.19). This ensures correct operation for consecutive RMW cycles.

![Figure 3.19 Mode select circuit.](image-url)
iv) Refresh Control

The function of this section of the circuit is to generate periodic refresh cycles. In the operating mode, the refresh operations are to be dispersed throughout the entire 2ms refresh period. Since sixty-four refresh cycles are required for a complete refresh of the memory, a cycle is required every $2/64 \mu s = 31.25 \mu s$. The refresh operation is performed in this manner to avoid the possibility of a sixty-four cycle delay in the acceptance of an external read or write request. This could occur, since the refresh operation must take precedence over normal read-write cycles which must hence be disabled during the refresh period.

The basis of the circuit is a monostable which sets a refresh request (REF RQ) signal. Upon completion of any operation, should one be in progress, the refresh enable (REF EB) output is set, which places the current refresh address on the address lines of the RAM. The REF RQ signal may be cleared at this stage and so REF EB may be used directly to re-trigger the monostable. The REF EB signal is also used to generate the start cycle (ST CYL) command, thereby initiating the refresh cycle (Figs. 3.20 and 21). The C.S. and latch clock outputs are disabled during the refresh cycle.

The monostable delay is set to $28 \mu s$, to allow for possible inaccuracies in the monostable and timing components and the fact that the refresh request may be delayed by up to one cycle time.

v) Other Functions

The additional control inputs have been discussed in connection with the handshake controls (see sub-sect. (ii) ) and will not be repeated here.

Although a maximum cycle time of $2 \mu s$ exists for the TMS4030 RAM, no time-out circuits are required since, by the
Figure 3.20 Refresh cycle timing sequence.

Figure 3.21 Refresh control circuit.
use of a latched input and output, the memory cycle length is independent of the cycle time of the accessing device. The clock input must not, however, be allowed to fall below 5MHz, otherwise the 2μs cycle time will be exceeded unless the clock input circuit is modified.

3.4.2 Refresh Circuits

The refresh circuits will be required for both the operating and standby modes of operation and as a result, power consumption must be kept to a minimum. The circuits involved in the refresh operation are constructed from CMOS devices, except for the drivers (see sect. 3.4.3) which use low-power schottky (LS) gates.

For the standby mode, the refresh is to be performed as one complete, sixty-four cycle operation, instead of the dispersed mode used during normal working. This is not only more convenient, but should also help to conserve power, since the memory requires considerably more power during a refresh cycle than it does during standby. If the refresh were performed as sixty-four separate cycles dispersed throughout the 2ms refresh period it would appear, to the power supply, that the memory were being turned on and off sixty-four times. If, however, the refresh is performed as one burst of sixty-four cycles, the increased power consumption during switch-on (due to capacitive effects) occurs only once.

The main element of the refresh circuit is an eight-bit binary counter of which six outputs are converted to a Grey code (see Vol.1 - sect. 4.4) and taken to the six row address inputs (Fig. 3.22).

During normal operation, the refresh clock input is generated in the control section, and increments the refresh address once every 30μs (approx.). The control circuits, however, are turned off during standby, as is the system clock, and so a small low-power oscillator is used to provide
Figure 3.22 Refresh address counter with Grey code output.

Figure 3.23 Low-power refresh oscillator.
The application of a logic zero to point A causes the oscillator to be halted with the output in a low state and for point B, the output is left in a high state. Hence, the circuit provides a very useful and programmable clock source.

The main chip enable - chip select generator will also be turned off during standby and so a duplicate circuit must be provided. Only chip enable is needed in the standby mode, since the RAM need not be selected during refresh, which reduces the generator to a divide-by-three circuit (Fig. 3.24).

A start-stop, or reset, input is required for both the oscillator and chip enable circuit and this can be best supplied via a retriggerable monostable circuit. The monostable is set to give a 1.9ms delay (approx.) and may be triggered from the Q2b output of the refresh address counter (see Fig. 3.22). During normal operation, Q2b provides the reset signal directly, the monostable being disabled, but during standby the monostable output is used (Fig. 3.25).

A problem arises with this system when the standby circuits first assume control of the refresh operation, since in general the address counter will be set to some non-zero count, Qn. If the count is merely completed and Q2b allowed
to trigger the monostable, then the locations specified by addresses 0 - Qn will not be refreshed until the end of a 1.9ms delay, which may exceed their refresh period. Hence, the first Q2b output after power-down must not be allowed to trigger the monostable, i.e. the refresh operation in progress is completed and is then followed by a complete sixty-four cycle refresh. This can be achieved with the use of the circuit shown in Figure 3.26. The complete reset circuit is now as shown in Figure 3.27.

Figure 3.25 End of refresh cycle detection circuit.

Figure 3.26 Modified monostable trigger circuit to ensure correct start-up from main power-fail.

All unused inputs to the RAMs must be pulled-up to the main and standby (M-S) supply, which can be easily achieved with the use of resistors, since the outputs of the standard logic devices, used in the control circuits, will be placed
in a high-impedance, floating state when main power is removed.

The complete standby refresh circuit is shown in Figure 3.28.

Figure 3.27 Complete refresh reset circuit.
Figure 3.28 The complete standby refresh circuit.
3.4.3 Driver Circuits

Sixteen loads are placed in parallel on the input lines to the memory array and driver circuits are hence required to switch the twelve address inputs and three control lines, chip enable (C.E.), chip select (C.S.) and read-write (R/W). The C.E. and six row address inputs (A0 - A5) are required in both the operating and standby modes. Further, an address multiplexer is required for each row address input so that operating and refresh addresses may be placed on the lines as required.

The six column address inputs (A6 - A11) and C.S. input drivers are implemented as single driver gates (Fig. 3.29).

![Diagram](image-url)

Figure 3.29 Chip select, read-write and column address line drivers.
The R/W input is similarly implemented but includes additional gates to ensure that the memory is always in the read mode when a refresh operation is in progress. All pull-up resistors for these inputs are connected to the main and standby supplies so that the inputs are pulled high during standby; this minimizes the internal power consumption of the memory chips. The driver gates are all turned off during standby, which allows their outputs to float.

The basic multiplexer-driver circuit for the row address inputs is as shown in Figure 3.30. In order to provide a lower power driver for the standby mode, without impairing the operating performance of the basic circuit (which must be kept as fast as possible) the modification shown in Figure 3.31 is used.

During standby, only the LS gates and a pull-up to $V_s$ via a $1k$ resistor remain active. Diode D1 is included to prevent power drain from the $V_s$ supply into the turned-off $V_m$ supply. For normal operation, the output from the LS driver gate is held in the high state and diode D2 is included to prevent damage to this gate, as would occur in this mode if the main driver placed the address bus in the low state (Fig. 3.32). A germanium diode is used to minimize the forward voltage drop when the LS gate is in use.

A 120pF load was connected to the address driver output and the switching waveforms shown in Figures 3.33 and 34 obtained.

The chip enable (C.E.) input is the only non-TTL compatible input and involves the largest line capacitance load (430pF max.). A special driver circuit has been designed to overcome these problems and is as shown in Figure 3.35.

The complementary emitter-follower stage (Q2 and Q3) provide a very high capacitive drive capability and transistor Q1 provides a buffer for the LS gate. A test load of 470pF was placed on the C.E. output line and the switching waveforms shown in Figure 3.36 obtained.
Figure 3.30 Basic row address driver.

Figure 3.31 Modified row address driver.

Figure 3.32 Diode protection of the low-power schottky gate.

110
Figure 3.33. Rise and fall and input-to-output delay for the row address drivers with main power.
Figure 3.34. Rise and fall and input-to-output delay for the row address drivers with standby power.
Figure 3.35 Chip enable driver circuit.

Figure 3.36 Rise and fall and input-to-output delay for the chip enable (C.E.) driver.
3.4.4 Input - Output Buffers

The TMS4030 memory package has separate data input and output lines and these are combined to give a single bi-directional data bus to the F100 microprocessor. A bi-directional latch is included in the data highway which helps eliminate any interface timing problems and offers a very short write cycle time; the write cycle time is only governed by the need to maintain the address for the duration of the chip select signal (150ns min.) since the input data are latched. The sixteen input-output stages are as shown in Figures 3.37 to 40.

3.4.5 Power Supply Considerations

The fact that some circuits are only to be powered during normal operation and then turned-off during standby and others are to be powered at all times, imposes certain problems for the layout of the power supply. To provide separate standby and main supplies requires that two supply systems are carried around the memory circuit board. The requirement for different supply voltages (+12V, +5V and -3V) further aggravates the situation and imposes considerable additional problems for the standby supply.

As discussed earlier, a battery is to be used to provide the standby supply and the problem immediately arises as to whether separate batteries should be used to provide the different supplies or one battery used to generate all the supplies. This problem has still to be resolved, but at present the single battery solution is favoured. The proposed system is as shown in Figure 3.41.

When mains power is applied, both the main and standby supplies are provided by the main power source: note that the main supply voltage levels will need to be the required output voltage plus the forward voltage drop across the isolating diodes (approx. 1V). In this mode the batteries
Figure 3.37. Input - Output Buffers 0 - 3.
Figure 3.38: Input - Output Buffers 4 - 7.
Figure 3.39 Input - Output Buffers 8 - 11.
Figure 3.40  Input - Output Buffers 12 - 15.
Figure 3.41 Proposed main-standby power supply circuit.
are being recharged from the main supply via the recharge input and the standby supplies are disabled by the control input, which turns off the oscillator circuit. The control signal is connected to a power-fail circuit so that when mains power is lost, the oscillator is enabled and the battery takes over automatically. If the power-fail circuit is connected to the mains input side of the main supply, a period of several milliseconds will be available in which to turn on the battery supply, owing to the charge storage afforded by the smoothing capacitors of the main supply.

The -3V supply is required as a substrate bias for the memory chips and hence very little current is required (1.6mA max.). This supply is needed for both the main and standby periods and is generated from the +5V main-standby supply. A small oscillator is constructed from four low-power open-collector gates and its output fed to a half-wave rectifier circuit (Fig. 3.42). The supply is capable of providing -3V at 2mA (approx.) and is hence sufficient for this application.

![Oscillator circuit for -3V supply generation.](image)

The other oscillator circuits are still to be designed. The layout of supply voltage rails and decoupling capacitors is also very important for dynamic memories due to the large peak currents involved during memory access and refresh operations. The +12V supply is the major supply for
the TMS4030 memory, with +5V only required to give TTL compatibility on the input and output stages. Hence, special precautions have been taken with the +12V supply, with a large distribution bus provided on one side of the board which is connected to each of the package +12V inputs and to smaller distribution systems on the other side of the board to help minimize the length of the component leads of the decoupling capacitors. A 0.1μF ceramic capacitor is provided for each memory package, connected in close proximity to their respective packages.

An essential element of the power supply system is a power fail indicator. If, during the standby period, the standby supply falls below 11.4V, the minimum permissible supply voltage, even for a very short period, data may be lost from the store. As a result, a power fail indicator is required to inform the user of the possible loss of data during the standby period. Since the circuit is required during standby, the power consumption must be kept to a minimum.

The circuit to perform the operation consists of two functional units, an 11.4V Schmitt trigger and a set-reset flip-flop. A Schmitt trigger, with very low quiescent power requirements, can be constructed from two CMOS gates and six discrete components (Fig. 3.43). The potentiometer (47k) is set so that, if the +12V supply falls below 11.4V, the voltage at point A falls to a logic zero and gate 1 turns on. The output from gate 2 is hence taken low and the feedback resistor maintains this state until the +12V supply voltage is raised to approximately +15V, or the +5V main supply is reconnected. Diode D1 ensures that the Schmitt is always reset to a high output condition when main power is applied.

The output from the Schmitt is taken to a 'biased' set-reset circuit, again constructed from CMOS gates to minimize quiescent power requirements (Fig. 3.44). Only the set-reset
flip-flop is on during standby, the power fail indicator being powered from the main supply. This reduces the power consumption of the circuit to an absolute minimum since the CMOS circuits consume very little power when not switching; the circuit will switch only once at most during a standby period.

![Low power Schmitt trigger circuit.](image)

Figure 3.43 Low power Schmitt trigger circuit.

![Power fail latch and indicator circuit.](image)

Figure 3.44 Power fail latch and indicator circuit.

If, at any time during standby, the +12V supply has fallen below 11.4V, the Schmitt sets the flip-flop which will remain set until an external reset is applied. When
main power is restored, the LED will be turned on to indicate the occurrence of the power fail. The RC load (bias) placed on the flip-flop ensures that even if the standby power fails completely and the power fail circuits are turned off, when the main supply is restored a true power fail indication will be given.

An output is also taken from the flip-flop to the control circuits to prevent use of the memory until reset is issued. Note this is not the main reset but is provided by a micro-switch, mounted on the RAM board. This configuration ensures that the user cannot fail to notice that a power fail has occurred.

3.5 Miscellaneous Details

The RAM circuits have been constructed on two circuit boards, designed specifically for the purpose. The RAM chips, input-output buffers, address drivers and multiplexers, C.E., C.S. and R/W drivers are all contained on the main circuit board with the control and refresh circuits constructed on a smaller 'pick-a-back' board. The pick-a-back board is attached to the main board by four 6B.A. fixing screws and insulating stand-off spacers. The layout of the components on these two boards is as shown in Figures 3.45 and 46. Note, the circuit design has not been finalized and so the layouts given are subject to possible alterations, particularly on the pick-a-back board (Fig. 3.46).
Figure 3.45 Main circuit board layout for the 4k x 16 non-volatile RAM.
Figure 3.46 Pick-a-back board layout for the 4k × 16 non-volatile RAM.
### 3.5.1 Component list

#### Resistors

- **All** 5%<br>

<table>
<thead>
<tr>
<th>Resistance</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>R1, R11, R14, R16, R18, R20, R22, R37</td>
<td>1k</td>
</tr>
<tr>
<td>R3, R4, R34</td>
<td>680Ω</td>
</tr>
<tr>
<td>R5, R52</td>
<td>470Ω</td>
</tr>
<tr>
<td>R6</td>
<td>10Ω</td>
</tr>
<tr>
<td>R8, R23 - R29, R50, R51</td>
<td>150Ω</td>
</tr>
<tr>
<td>R9, R13, R15, R17, R19, R21</td>
<td>180Ω</td>
</tr>
<tr>
<td>R10, R63, R64, R65, R66</td>
<td>220Ω</td>
</tr>
<tr>
<td>R30, R68, R69, R70, R72, R77</td>
<td>10k</td>
</tr>
<tr>
<td>R31, R35, R50, R61, R62</td>
<td>4.7k</td>
</tr>
<tr>
<td>R32</td>
<td>1.2k</td>
</tr>
<tr>
<td>R33</td>
<td>33k</td>
</tr>
<tr>
<td>R40</td>
<td>39k</td>
</tr>
<tr>
<td>R67, R76</td>
<td>20k</td>
</tr>
<tr>
<td>R71, R73, R74, R75</td>
<td>100k</td>
</tr>
<tr>
<td>VR1, VR2</td>
<td>4.7k preset</td>
</tr>
<tr>
<td>VR3</td>
<td>100k preset</td>
</tr>
</tbody>
</table>

#### Capacitors

<table>
<thead>
<tr>
<th>Capacitor</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>C1, C5, C41, C43</td>
<td>220pF ceramic</td>
</tr>
<tr>
<td>C2, C3, C6 - C36, C40, C45, C50 - C54</td>
<td>0.1μF ceramic</td>
</tr>
<tr>
<td>C4</td>
<td>1000pF ceramic</td>
</tr>
<tr>
<td>C44</td>
<td>4.7nF ceramic</td>
</tr>
<tr>
<td>C46</td>
<td>0.33μF tantalum</td>
</tr>
</tbody>
</table>

#### Semiconductors

<table>
<thead>
<tr>
<th>Diode</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>D2, D4, D6, D8, D10, D12, D14, D16, D19 - D21</td>
<td>1N914 Silicon diode</td>
</tr>
<tr>
<td>D5, D7, D9, D11, D13, D15</td>
<td>OA47 Germanium diode</td>
</tr>
<tr>
<td>Q1, Q2</td>
<td>2N2222</td>
</tr>
<tr>
<td>Q3</td>
<td>2N2906</td>
</tr>
<tr>
<td>Integrated circuits</td>
<td></td>
</tr>
<tr>
<td>-------------------------------------</td>
<td>------------------</td>
</tr>
<tr>
<td>U1, U10, U30, U40</td>
<td>SN74298</td>
</tr>
<tr>
<td>U2 - U9, U12 - U19</td>
<td>TMS4030</td>
</tr>
<tr>
<td>U11, U20, U21, U24, U31</td>
<td>SN7403</td>
</tr>
<tr>
<td>U22, U23, U28, U32, U33, U36, U38, U55, U64</td>
<td>SN7408</td>
</tr>
<tr>
<td>U25</td>
<td>SN74LS02</td>
</tr>
<tr>
<td>U26, U27, U29, U39</td>
<td>SN7433</td>
</tr>
<tr>
<td>U34, U66, U75, U76</td>
<td>MC4011B</td>
</tr>
<tr>
<td>U35, U37</td>
<td>SN74LS00</td>
</tr>
<tr>
<td>U42</td>
<td>SN74L03</td>
</tr>
<tr>
<td>U50, U51</td>
<td>SN7474</td>
</tr>
<tr>
<td>U52, U54, U62, U63, U65, U71, U72</td>
<td>SN7400</td>
</tr>
<tr>
<td>U53</td>
<td>SN7486</td>
</tr>
<tr>
<td>U56</td>
<td>MC4010B</td>
</tr>
<tr>
<td>U57, U58</td>
<td>MC4030B</td>
</tr>
<tr>
<td>U60</td>
<td>SN7473</td>
</tr>
<tr>
<td>U61</td>
<td>SN7410</td>
</tr>
<tr>
<td>U67</td>
<td>MC4520B</td>
</tr>
<tr>
<td>U68</td>
<td>MC4027B</td>
</tr>
<tr>
<td>U70, U73</td>
<td>SN7404</td>
</tr>
<tr>
<td>U74</td>
<td>SN74123</td>
</tr>
<tr>
<td>U77</td>
<td>MC4528B</td>
</tr>
<tr>
<td>U78</td>
<td>MC4013B</td>
</tr>
</tbody>
</table>
3.5.2 Connection lists

a) F100M Edge Connector.

<table>
<thead>
<tr>
<th></th>
<th>1</th>
<th>2</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>6</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>10</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>12</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>14</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td>17</td>
<td>18</td>
<td></td>
</tr>
<tr>
<td>19</td>
<td>20</td>
<td></td>
</tr>
<tr>
<td>21</td>
<td>22</td>
<td></td>
</tr>
<tr>
<td>23</td>
<td>24</td>
<td></td>
</tr>
<tr>
<td>25</td>
<td>26</td>
<td></td>
</tr>
<tr>
<td>27</td>
<td>28</td>
<td></td>
</tr>
<tr>
<td>29</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td>31</td>
<td>32</td>
<td></td>
</tr>
<tr>
<td>33</td>
<td>34</td>
<td></td>
</tr>
<tr>
<td>35</td>
<td>36</td>
<td></td>
</tr>
<tr>
<td>37</td>
<td>38</td>
<td></td>
</tr>
<tr>
<td>39</td>
<td>40</td>
<td></td>
</tr>
<tr>
<td>41</td>
<td>42</td>
<td></td>
</tr>
<tr>
<td>43</td>
<td>44</td>
<td></td>
</tr>
<tr>
<td>45</td>
<td>46</td>
<td></td>
</tr>
<tr>
<td>47</td>
<td>48</td>
<td></td>
</tr>
<tr>
<td>49</td>
<td>50</td>
<td></td>
</tr>
<tr>
<td>51</td>
<td>52</td>
<td></td>
</tr>
<tr>
<td>53</td>
<td>54</td>
<td></td>
</tr>
<tr>
<td>55</td>
<td>56</td>
<td></td>
</tr>
<tr>
<td>57</td>
<td>58</td>
<td></td>
</tr>
<tr>
<td>59</td>
<td>60</td>
<td></td>
</tr>
<tr>
<td>61</td>
<td>62</td>
<td></td>
</tr>
<tr>
<td>63</td>
<td>64</td>
<td></td>
</tr>
<tr>
<td>65</td>
<td>66</td>
<td></td>
</tr>
<tr>
<td>67</td>
<td>58</td>
<td></td>
</tr>
<tr>
<td>69</td>
<td>70</td>
<td></td>
</tr>
<tr>
<td>71</td>
<td>72</td>
<td></td>
</tr>
<tr>
<td>73</td>
<td>74</td>
<td></td>
</tr>
<tr>
<td>75</td>
<td>76</td>
<td></td>
</tr>
<tr>
<td>77</td>
<td>78</td>
<td></td>
</tr>
<tr>
<td>79</td>
<td>80</td>
<td></td>
</tr>
</tbody>
</table>

128
b) Pick-a-back board connector.

<table>
<thead>
<tr>
<th></th>
<th>1</th>
<th>2</th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>A₀R</td>
<td>3</td>
<td>4</td>
<td>RD</td>
</tr>
<tr>
<td>A₁R</td>
<td>5</td>
<td>6</td>
<td>WR</td>
</tr>
<tr>
<td>A₂R</td>
<td>7</td>
<td>8</td>
<td>REF EB</td>
</tr>
<tr>
<td>0V</td>
<td>9</td>
<td>10</td>
<td>R/W</td>
</tr>
<tr>
<td>+5V(M)</td>
<td>11</td>
<td>12</td>
<td>LATCH CK</td>
</tr>
<tr>
<td>A₃R</td>
<td>13</td>
<td>14</td>
<td>FAIL</td>
</tr>
<tr>
<td>A₄R</td>
<td>15</td>
<td>16</td>
<td>C.S.</td>
</tr>
<tr>
<td>A₅R</td>
<td>17</td>
<td>18</td>
<td></td>
</tr>
<tr>
<td>0V</td>
<td>19</td>
<td>20</td>
<td>JDev</td>
</tr>
<tr>
<td>+5V(S)</td>
<td>21</td>
<td>22</td>
<td>KDev</td>
</tr>
<tr>
<td></td>
<td>23</td>
<td>24</td>
<td></td>
</tr>
<tr>
<td></td>
<td>25</td>
<td>26</td>
<td>C.E.</td>
</tr>
<tr>
<td>0V</td>
<td>27</td>
<td>28</td>
<td></td>
</tr>
<tr>
<td>SYSTEM CK</td>
<td>29</td>
<td>30</td>
<td>RESET</td>
</tr>
<tr>
<td></td>
<td>31</td>
<td>32</td>
<td>BOARD SEL</td>
</tr>
<tr>
<td></td>
<td>33</td>
<td>34</td>
<td>PWR FAIL</td>
</tr>
</tbody>
</table>

3.6 References

1. Two-port memory interface, Private communication, R. Young, The City University.
Chapter 4

High-Level Definer

1. Introduction
2. The High-Level Definer
3. Library Update Routine
4. Module Preparation
5. Module Generation
6. Module Library
7. References

130
4.1 Introduction

The programs to be described are all designed to run on a Ferranti FM1600B computer via the SC Interface [1] under the control of the 'DRUID' operating system [2].

Only a very rudimentary knowledge of the operating system is required to run the High-Level Definer. The preparation of modules, however, will require a greater understanding of the operating system and a knowledge of the programming language 'FIXPAC' [3] will also be necessary.

At present, the system is designed to produce assembly language programs for the CP1600 microprocessor but only very minor changes are required in the High-Level Definer code to make it suitable for any other assembly language. The other routines are all completely general purpose, except of course the module library.

4.2 The High-Level Definer

4.2.1 Program description

The High-Level Definer is a two-pass program designed to simplify the task of producing efficient real-time programs. The basis of the system is a backing library which contains 'standard modules' available to the user via 'high-level calls' [5]. Parameters may also be specified in the calls and these serve to specify the 'segments' of the module required by that call.

The user writes his program in the assembly language of the machine on which it is to run and may insert high-level calls within this program which are then decoded and an appropriate block of code added from the backing library, held on disc.

The standard blocks may be called via two modes, in one the module name is prefixed by an @ character and in the other by a # character. These must appear as the first
character in the line, leading spaces are not permissible. Further, if parameters are specified these must be contained within brackets, e.g. (U,8), and separated from the module name by at least one space. Each parameter in the string should be separated by a comma.

An @ prefix will cause the High-Level Definer to insert the requested module as a macro. A # prefix will cause the requested module to be inserted as either a macro or a subroutine, the distinction being resolved by the number of calls made to a particular module from one master program. Note, different parameters may be specified in these calls and it is the responsibility of the control segment of the module to decode them and then to generate a suitable subroutine. The checking of parameters is also the responsibility of the module's control segment (see section 4.4 - Module preparation).

In pass 1 all high-level calls are resolved and, if prefixed with a #, copied complete with parameters to a data area (S4400) reserved for the call table. This is performed by the definer, which reads the first character of each line and checks for a# or @ character. If neither of these appears then the reader is advanced to the next line (by a read to <NL>).

If a # character is found then the module name and parameters are copied into the call table. The format of the record in this table is:-

```
NAME <SP><P1,P2,......Pn><NL> ...
```

Syntax checking is performed on the high-level calls during this pass, to check for correct formatting.

When pass 1 has been completed a prompt of STOP 8 is output. The user program should then be reloaded and RUN entered via the teletype. This will cause pass 2 to commence.

If an error is encountered, one of the following stops will be generated:-

132
During pass 2, the user program is again scanned for high-level calls. This, as pass 1, works on a line basis. If the first character of a line is an @, the module name and any parameters are copied to a temporary data area. The module library is then searched to find the requested module which is output immediately, in place of the high-level call. If the first character is a #, the module name and parameters are again copied to the temporary storage area. Now, however, the call table, set up in pass 1, is searched and a flag number set against the requested module name each time it is encountered. When the end of the call table is reached the number of calls made to the module is checked and, if more than one, a subroutine call to the specified module name is inserted into the output code in place of the high-level call. The Definer then proceeds to the next instruction in the source program. If only one call has been made to the module it is output as a macro.

When the end of the user program is reached the call table is scanned and any outstanding subroutines are output. Blank tape is output between each subroutine.

When all of the code has been output, a STOP 12 prompt is given on stream 5. If the High-Level Definer is required for use again, the user must 'log-out' of the system and then 'log-in' again. This is necessary to close the disc files opened during the previous run before they are re-opened in the next. If this operation is not performed an error stop (STOP 10 21 29*) will occur at the start of pass 2.

If a requested module is not found in the module library its name is output and the run abandoned ending with a STOP 7.
4.2.2 Modification for other languages

The program listings given are for the High-Level Definer as used with the CP1600 assembly language. To modify the program for use with any other language, three small changes are required. These are all changes to text type statements and do not involve any logical alterations.

The first is the text required for a subroutine call. For the CP1600 the following format is required:

```
JSR R5,<name><CR><NL>
```

and is dealt with by the block of code:

```
[55] V19=2
    TEXT
    JSR R5,
    N2=VNO
    AL 100
[32] V20=VN2,N2+1
    ←31,V20=VNO=0
    +160
    ←S555,0
    ←32
    [3] TEXT 1E
    <CR>
```

The other text associated with subroutine calls is the header to the subroutine code. These are specified as relocatable and a text output of:

```
REL <name><CR><NL>
```

is output. The code for this is:

```
[50] ...
$
←57,L
    REL<SP>
$
[37] V20=VNO
    +141
```
The final parts of the program that will require modification are the sections that add terminating characters. For CP1600 assembly code a <FF> character is output at the end of the master program and at the end of each subroutine. The code used for these terminators is:

\[
\begin{align*}
\text{[23]} & \quad V19=2 \\
\text{V20}=\text{VNO} & \\
\text{+12} & \\
- \text{S555,0} & \quad \text{"OUTPUT <FF> CHARA"}
\end{align*}
\]
for the end of the master program and:

\[
\begin{align*}
\text{[67]} & \quad 41, L \\
\text{V19}=2 & \\
\text{V20}=\text{VNO} & \\
\text{+12} & \\
- \text{S555,0} & \quad \text{"OUTPUT <FF> CHARA"}
\end{align*}
\]
for each subroutine.

A complete set of flow-diagrams and program listings for both passes of the High-Level Definer are given in the following pages.
4.2.3 Pass 1 details

Set start addr. for call table

Read chara.

No

Is chara. # ?

Yes

Stop 8

No

Is chara. @ ?

Set @ flag

Yes

Is chara. NL, NUL or DEL ?

No

Yes

Read to end of line

No

Is chara. % ?

Yes

Store chara.
Read chara.

Is chara. CR?

No

Is chara. NL?

No

Output text 'Terminator error'

Stop 20

Yes

Read next chara.

Yes

Is chara. NL?

No

Yes

Copy SP to call table

Store chara.

Yes

Is @ flag set?

No

B
No Yes
I

Is chara. DEL ?

No Yes

Is @ flag set ?

Store chara.

H

No Yes

Is chara. SP ?

Read next chara.

H

No Yes

Is chara. SP ?

Read next chara.

C

No Yes

Is chara. SP or DEL ?

Get next chara.

Output text '( Error'

Stop 21

138
E

Is chara. CR or NL?

No

Is @ flag set?

Yes

Output text 'Terminator Error'

Stop 20

No

Store chara.

G
HIGH-LEVEL DEFINER - R.A.C. 16/6/77:

U
[0] N1=VN0
   AS 4400,-1
   SET LABEL TABLE BASE ADDR.

[1] V17=0
    V19=3
    S555,1
    =4, V21#VN0=0
    +163
    +74, V21#VN0=0
    +192
    +1, V21#VN0=0
    +10
    +1, V21#VN0=0
    +0
    +1, V21#VN0=0
    +255
    +3, V21#VN0=0
    +165
   VN1=VN0,N1+1
   +165
    V19=3
    V22=8
    S555,2
    +10
   VN1=VN0,N1+1
   +160
[74] V17=31
    S555,1
    =70, V21#VN0=0
    +141
    S555,1
    =75, V21#VN0=0
    +10
[76] 64, V17#0
    VN1=VN0,N1+1
    +160
    VN1=V21,N1+1
[84]+1
[70] 69, V21#VN0=0
    +10
    76
[69] 4, V21#VN0=0
    +255
    85, V17#0
    VN1=V21,N1+1
[85] 4, V21#VN0=0
    +160
[6]+S555,1

142
6, V21#VNO=0
+160
77, V21#VNO=0
+40

[7] S555, 1
7, V21#VNO=0
+160
7, V21#VNO=0
+255
8, V17#0
VN1=V21, N1+1

[8] S555, 1
9, V21#VNO=0
+160
79, V21#VNO=0
+169
8, V21#VNO=0
+255
78, V21#VNO=0
+141
78, V21#VNO=0
+10
8, V17#0
VN1=V21, N1+1
8

[9] S555, 1
9, V21#VNO=0
+160
78, V21#VNO=0
+169

[79] S555, 1
82, V21#VNO=0
+141
S555, 1

[83] 75, V21#VNO=0
+10
1, V17#0
VN1=V21, N1+1
1

[82] 79, V21#VNO=0
+255
83

[75] V19=4
TEXT 1P 1E
TERMINATOR ERROR
V22=20
S555, 6
75

[77] V19=4
TEXT 1P 1E
ERROR
V22=21
S555, 6
77

STOP 20.
STOP 21.
V19 = 4

TEXT 1P 1E

) ERROR

V22 = 22

S555,6

STOP 22.
4.2.4 Pass 2 details

Set-up for magtape simulator

Open file 0 and file 1

Punch blank leader

Set flags

Read chara. from source

Is chara.?

Yes

A

No

Is chara. @?

Yes

B

No

Is chara. %?

Yes

Output FF chara.

No

Output chara.

Set subr. flag

Reset subr. flag count

Reset call table pntr.

145
D

No

Is chara. NL ?

Yes

No

Is chara. NUL ?

Yes

No

Is chara. DEL ?

Yes

Read next chara.

Output chara.

No

Is chara. NL ?

Yes

E

146
Reset no. of calls count

Copy call name to temporary data area

No

Any params.?

Yes

Set flag

Reset call table pntr.

Read chara. from temporary data area

Read chara. from call table
No

Is no. of calls > 1?

Yes

Reset call table pntr.

Read chara. from call table

Compare with count flag

No

Flag set?

Yes

Clear count flag in call table

Set macro output flags

No

Repeated call?

Yes

Incr. subr. no. flag

Output text 'JSR R5,'

Output module name

Read chara. from source

No

Is chara. NL?

Yes

I

J
Store name in buffer (S4401)

No

Skip to end of name

Yes

Set name stored flag

No

Subr. call ?

Yes

Read next chara. from call table

No

Is chara. % ?

Yes

L

No

Count flag set ?

Yes

I

Store NL in buffer (S4401)

Jump to output code (K)

Read to end of line

No

Any params. ?

Yes

Store params. in buffer (S4401)

M

No
No

Name found?

Punch blank leader

Stop 12

Yes

Set subr. flag

Output blank leader

Output text 'REL SP'

Output module name

Output CR NL

Output module name + SP

Jump to output code (K)

Output FF chara.

Incr. subr. flag count

C
Clear block count
Rewind file 0
Read directory to store
Set pntr. to buffer (S4401) start address
Read chara. from buffer and incr. pntr.
Read chara. from direct. and incr. pntr.

No Charas. same?
Yes

No Is chara. %?
Yes T

No Is chara. DEL?
Yes

No Is chara. SP?
Yes P

152
N
Read to end of name in directory

Read no. of words in module

Calculate no. of blocks required and add to block count

0

T
Output blank leader

Output text
'Module name not found'
'Run Abandoned'

Stop 7
Read and save no. of words in module
Set base address for module (512)
Set-up magtape simulator to read from file 1
Rewind
Skip no. of blocks given by block count
Read first block of module to directory data area
Copy block to module data area
Subtract 1 block length from no. of words
Read next block
No
Result < 0?
Yes
Jump to start of module (512)
Restore link
Read and save no. of words in module
Set pntr. to buffer start address (S4401)

Read chara. from source

Is chara CR?

No

Is chara NL?

No

Is chara DEL?

No

Save chara in buffer and incr. pntr.

No

Is chara SP?

Yes

Read to end of line

Yes

Read next chara.

Yes

Set no params. flag

Set macro flag

Store SP and NL charas.

Jump to output code (K)
Read to ( chara.

Skip spaces

Read chara. and save in buffer

No

Is chara. SP ?

Yes

Store NL

S
'PASS 2'

[10] N1=VNO
    V1=1
    V0=V([N1+2]
    VN1=VNO
    +500
    V20=0
    V21=V20
    N1=VNO
    AS 4571,0

+S4570,0

V20=1
V21=V20
+S4570,0

+57,L

V9=VNO,N2-1
OCT 1000

[19] N2=VNO
    AL 100
    V10=0
    V17=V10

[21] V19=3
    +S555,1
    V20=V21
    +24,V20#VNO=0
    +163
    +60,V20#VNO=0
    +192
    +23,V20#VNO=0
    +165
    V19=2
    +S555,0
    +21,V20#VNO=0
    +10
    +21,V20#VNO=0
    +0
    +21,V20#VNO=0
    +255

[22] V19=3
    +S555,1
    V20=V21
    V19=2
    +S555,0
    +22,V20#VNO#0
    +10
    +21

[24] V8=0

[28] +S555,1
    +72,V21#VNO#0
    +141

'SET UP FILE MAP FOR MTS'

'1 BLOCK IN FILE 0'

'500 BLOCKS IN FILE 1'

'SET UP FOR MAGTAPE SIMULATOR'

'OPEN FILE 0'

'OPEN FILE 1'

'PUNCH BLANK LEADER'

'SET SUBR FLAG COUNT'

'10 WORD DATA AREA'

'SET FLAGS'

'READ SOURCE'

'IS CHARA %'

'IS CHARA %'

'END OF SOURCE'

'OUTPUT CHARA'

'IS CHARA <NL>'

'IS CHARA <NUL>'

'IS CHARA <DEL>'

'READ NEXT CHARA'

'OUTPUT CHARA'

'IS CHARA <NL>'

'READ NEXT INSTR'

'RESET NO OF CALLS COUNT'

'READ LABEL'

'IS CHARA <CR>'

157
S555,1
V21=VN0
V17=1

[73] 28, V21#VNO=0
+255
VN2=V21,N2+1
28, V21#VNO=0
+160

[39] N1=VNO
AS 4400

[34] N2=VNO
AL 100
V5=N1,N2+1

[35] V6=VN2,N2+1
V7=VN1,N1+1
V7=V7&VNO
OCT 777
-25, V6#V7=0
-29, V7#VNO=0
+165

[33] V7=VN1,N1+1
-33, V7#VNO=0
+10
-34

[25] 35, V6#VNO=0
+160
N1=V5
V7=VN1
-51, V7&VNO=0
OCT 77777000
V10=1
VN1=VN1#V9

[51] V8=V8+1
-33

[29] 30, V8-2<0
-55, V10=0
V9=V9+VNO
OCT 1000

[55] V19=2
TEXT
JSR R5,
N2=VNO
AL 100

[32] V20=VN2,N2+1
-31, V20#VNO=0
+160
-5555,0
+32

[31] TEXT 1E
[56] V19=3
  -19, V17#0
  -S555, 1
  -56, V21#VNO#0 +10
  -19

[30] N1=VNO
  AS 4400

[43] V7=VN1,N1+1
  V7=V7&VNO
  OCT 777000
  -43, V7#V9#0
  V0=V0,N1-1
  VN1=VN1#V9
  V11=0
  V5=0,N1+1
  +46

[60] N1=VNO
  AS 4401,-1

[64] -S555, 1
  -71, V21#VNO#0 +141
  -S555, 1

[71] -68, V21#VNO#0 +10
  V21=VNO +160
  V17=1
  VN1=V21,N1+1
  +65

[68] -64, V21#VNO=0 +255
  VN1=V21,N1+1
  -64, V21#VNO#0 +160

[61] -S555, 1
  -61, V21#VNO#0 +40

[62] -S555, 1
  -62, V21#VNO=0 +160
  VN1=V21,N1+1

[63] -S555, 1
  VN1=V21,N1+1
  -63, V21#VNO#0 +160
  VN1=VNO +10

[65] V11=0
  -41, L
  -56

[23] V19=2
  V20=VNO +12
  -S555, 0
  V11=1

READ TO NEXT <NL>.

OUTPUT AS MACRO.
  BLANK DATA SUBR.

CLEAR BOTTOM BITS.
  SEARCH TABLE FOR FLAG.

CLEAR FLAG.
  MACRO OUTPUT FLAG.

OUTPUT CODE.

SET PTR.

READ NEXT CHAR.
  IS CHARA <CR>.

READ NEXT CHAR.
  IS CHARA <NL>.

LOAD <SPACE>.
  SET NO PARAMS FLAG.
  STORE CHARA.

IS CHARA <DEL>.

IS CHARA <SPACE>.

IS CHARA ().

SKIP <SPACES>.

SAVE CHARA.

IS CHARA <SPACE>.

LOAD <NL>.

SET MACRO FLAG.

OUTPUT CODE.

READ TO <NL>.

OUTPUT <FF> CHARA.
V9=VNO
OCT 1000

[48] N1=VNO
AS 4400
V5=0

[45] V7=V1,N1+1
+50, V7#VNO=0
+165
V7=V7&VNO
OCT 777000
+46, V7#V9=0
+45

[50] -47, V5=0
V11=1
VN2=VNO,N2+1 +10
-57, L
TEXT
REL
N1=VNO
AS 4401
V19=2

[42] V20=V1,N1+1
+37, V20#VNO=0
+160
+S555,0
+42

[37] V20=VNO
+141
+S555,0
V20=VNO
+10
+S555,0
N1=VNO
AS 4401

[38] V20=V1,N1+1
+40, V20#VNO=0
+10
+S555,0
+38, V20#VNO=0
+160
+67

[40] V20=VNO
+160
+S555,0

[67] +41, L
V19=2
V20=VNO
+12
+S555,0
V9=V9+VNO
OCT 1000
+48

[46] -52, V5#0
VO=V0,N1-1
N2=VNO
AS 4401

RESET SUBR FLAG
RESET LABEL TABLE PNTR
IS CHARA X
LABEL FOUND
LABEL NOT FOUND
SUBR OUTPUT FLAG
OUTPUT <NL>
OUTPUT BLANK LEADER
OUTPUT MODULE NAME
IS CHARA <SPACE>
OUTPUT CHARA
OUTPUT <CR>
OUTPUT <NL>
SET NL TO LABEL NAME
OUTPUT LABEL NAME
IS CHARA <NL>
IS CHARA <SPACE>
OUTPUT <SPACE>
OUTPUT CODE
OUTPUT <FF> CHARA
INC SUBR NO FLAG
SEARCH FOR NEXT LABEL
`REMOVE FLAG`.

`IS CHARA <SPACE>`.

`IS CHARA <NL>`.

`STORE <SPACE>`.

`OUTPUT <NL>`.

`OUTPUT MACRO`.

`PUNCH BLANK LEADER`.

`STOP 12`.

`PUNCH BLANK TAPE`.

`SET PNTR TO LABEL NAME`.

`OUTPUT LABEL NAME`.

`IS CHARA <SP>`.

`STOP 7`.

`SET BLOCK PNTR TO START OF LIB`.

`V20=FILE NO.`.

`N1=10 WORD B.D.A.`.

161
[S4570.5]
V22=VNO +1000

[S4570.3]
N1=VNO
AS 4404,4

[13]N2=VNO
AS 4401

[14]V7=VN1,N1+1
[20]V6=VN2,N2+1
+11, V7#V6=0
+58, V7#VNO=0
+165
+20, V6#VNO=0
+255

[12]V7=VN1,N1+1
+12, V7#VNO#0
+160
V7=VN1

[36]V6=VN1,N1+1
+36, V6#VNO#0
+10
V16=VNO
+991
V15=V15+1
V10=V7-V16
+13, V10[23]#0

[27]V15=V15+1
V10=V10+1
+27, V10=V10-V16>0
+13

[11]-14, V7#VNO#0
+160
V7=VN1
N2=VNO
+512
V12=N2
N1=VNO
AS 4403
V20=1
V21=V20
V22=VNO
+1000

[S4570.5]
V22=VNO

[S4570.6]

[18]N1=VNO
AS 4404
V16=VNO
+989

'REWIND.
'V22=N.O.W.
'READ DIRECT.
'N1=S.A. OF DIRECT.
'SET TO READ LABEL.
'READ CHARAS.
'CHARAS SAME.
'END OF DIRECT.
'IS CHARA <DEL>?
'READ TO NEXT NAME.
'V7 = N.O.W.
'ADVANCE PNTR TO NEXT NAME.
'INCR BLOCK COUNT.
'NEGATIVE RESULT?
'CONTINUE TO INCR BLOCK COUNT.
'IS CHARA <SPACE>?
'V7=N.O.W.
'N2=S.A. OF MODULE AREA.
'SAVE ADDR.
'SET UP FOR HTS.
'IS CHARA <SPACE>.
'V7=N.O.W.
'N2=S.A. OF MODULE AREA.
'SAVE ADDR.
'SET UP FOR HTS.

'REWIND.
'V21 = BLOCK NO.
'FIND AND COPY BLOCK TO DIR. AREA.
'N1=S.A. OF BLOCK.
'V16=BLOCK LENGTH.
[15] VN2=VN1, N1+1
   +16, V16=V16-1<0
   V0=V0, N2+1
   +15

[16] V7=V7-VNO<0
    +990
    N1=VNO
    AS 4403
    V20=1
    V21=V20
    V22=VNO
    +1000
    -34570, 3
    V12=V12+VNO
    +990
    N2=V12
    +18

[17] OCT 70001000
   +L

[57] V19=2
    V16=VNO
    +120

[54] V20=0
    -5555, 0
    -54, V16=V16-1>0
    +L

[100] +0
    +0
    +0
    +0
    +0
    +0
    +0
    +0

END

A
4.3 Library Update Routine

4.3.1 Program description

This routine is designed to make the task of adding modules to the High-Level Definer comparatively easy. With the use of this routine a module, in relocatable binary (RLB) form, may be automatically added to the end of the library. The complete RLB output should be input since the REF3 listing is used by the routine to calculate the length of block to be copied to disc. Note, this means that the RLB output from the assembly stage may be written directly to a disc file and this may then act as the input for the update routine, the REF1 list being skipped automatically.

Before the module is copied to the library, the user is requested to update the directory via the prompt:

ENTER MODULE NAME -

which is output on stream 4. The name (of not more than SIX characters) should be entered via the teletype and the string terminated with a space or new line. Note, any characters input at this stage will become the name associated with the module. If a mistake is made a control+B command should be input before a terminating character is entered. This will cause a . to be output and reset the program ready to receive the module name again, in full.

The entry of the terminating character for the module name will cause the program to add the new name to the directory and then copy the module to the library. Upon completion, the user is prompted with the command:

UPDATE COMPLETE

PLEASE LOGOUT TO CLOSE FILE

STOP 1

The user should now logout to complete the update operation and safeguard the new data.

Note, the Library Update Routine overwrites part of the operating system which, under normal conditions, is
reset before the 'update complete' prompt is given. If any stop other than 'stop l' arises then the operating system should be reloaded.

4.3.2 Technical Information

The format of the directory is:

<SP><No. of blocks><SP><NL><Name 1><SP><No. of words><NL>

..............<Name N><SP><No. of words><NL><%>

The directory is on file 0 of pack 6 and is 990 words in length.

The library is organized as 500 blocks of 990 words each, and is on file 1 of pack 6. A module is copied into the smallest integral number of successive blocks needed to accommodate it.

To update the library, the directory is first read to store and a record made of the current number of blocks. The new module name is then added to the end of the directory, overwriting the % terminator which is then replaced at the end of the new name. The number of blocks is then updated to include those required for the new module. The whole directory is then copied back to file 0.

File 1 is then opened and the number of blocks recorded, before the directory was updated, are skipped. The new module is then copied to the appropriate number of blocks at the end of the library.

The magtape simulator routines [4] are used for all file and block handling.

Note, the module to be copied is read into store via 'Charbin' starting at location 512. As a result, the Library Update Routine must be written to an address above the final address required by the module (given by the address of S2 in the REF3 list). A start address of 10000 is recommended.
4.3.3 Program details

- Read source
- Search for REF3 string
- Search for 20 string
- Read start addr. of S2
- Calculate no. of words in module
- Set up magtape simulator
- Open file 0 and rewind
- Read directory to core
- Set ptr. to end of directory
Output text 'Enter module name'

Read chara. from TTY

Is chara. SP?

Is chara. NL?

Is chara. Ctrl+B?

Store chara. at end of direct. and incr. pntr.

Reset store pntr.

Store SP

Store N. O. W. in module

Store NL

Store %

Calculate no. of blocks reqd. by module

A

B

167
B

Read current no. of blocks from direct. and save result

Add new no. of blocks

Copy new no. of blocks to direct.

Set up magtape simulator to write one block to file 0

Rewind

Copy new directory to disc

Open file 1 and rewind

C
Skip to end of library

Skip title and P leader on source

Overwrite Stop 4 addr. in Charbin with a jump to label 51

Jump to Charbin

Read in RLB prog. to core, start addr. 512

Reset Charbin

Calculate no. of blocks required for module
Copy block to disc

Decr. block count

Is block count = 0?

No

Yes

Output text 'Update complete'
'Please logout to close file'

Stop 1
LIBRARY UPDATE ROUTINE - R.A.C. 25/7/77

[0] V19=3
   ←S555,1
   ←0, V21#VNO=0
       +150
   N1=VNO
   AL 4

[1] V6=VN1,N1+1
   ←3, V6=0
   ←2, V21#V6#0
   ←S555,1
   ←1

[2] ←S555,1
   ←2, V21#VNO#0
       +10
   ←0

[4] +210
    +197
    +198
    +51
    +0

[3] ←S555,1
   ←3, V21#VNO=0
       +160
   N1=VNO
   AL 10

[5] V6=VN1,N1+1
   ←7, V6=0
   ←6, V21#V6#0
   ←S555,1
   ←5

[6] ←S555,1
   ←6, V21#VNO#0
       +10
   ←3

[7] ←S555,1
   ←7, V21#VNO=0
       +160
   VN1=V21

[8] ←S555,1
   ←9, V21#VNO=0
       +160
   VN1=V21,N1+1
   ←8

[9] V9=N1-VNO
   AL 11
   V7=VN1,N1-1

'SKIP LEADING SPACES'

'READ CHARA FROM TABLE'

'END OF TABLE'

'CHARAS SAME'

'READ TO NEXT LINE'

'READ REF 3 LIST'

'SKIP SPACES'

'READ CHARA FROM TABLE'

'END OF TABLE'

'CHARAS SAME'

'READ TO NEXT LINE'

'SKIP SPACES'

'SAVE H.S. CHARA'

'ALL CHARAS READ'

'SAVE CHARA'

'V9=NO. OF CHARAS'

'V7=L.S. CHARA'
V4=N1
[24] V19=4

ENTER MODULE NAME -

[21] V19=5
- S555, 1
- 22, V21 # VNO = 0 +160
- 22, V21 # VNO = 0 +10
- 23, V21 # VNO = 0 +130
V11 = V21
V0 = V0, N1+1
= 21

[23] V19=4
V20=VNO+46
= S555, 0
N1 = V4
= 21

[22] V11 = VNO+160
V7 = V7 - VNO+511
V11 = V7, N1+1
V11 = VNO, N1+1+10
V11 = VNO, N1+1+165
V9 = VNO+990
V12 = 1
V10 = V7 - V9
[41] - 40, V10 [23] # 0
V12 = V12+1
V10 = V10 - V9
= 41

[40] N1 = VNO
AS 4404, 1
V11 = VNO
V5 = VNO + V12
VN1 = V5
V20 = 0
V21 = V20
= S4570, 5
V22 = VNO+1000
N1 = VNO
AS 4403
= S4570, 2

'SAVE ADDR'
'READ CHARA'
'IS CHARA <SPACE>
'IS CHARA <NL>
'IS CHARA <CTRL+B>
'STORE CHARA'
'CONTINUE'
'OUTPUT'
'RESET PNTR'
'STORE <SPACE>'
'STORE N.O.W. IN MODULE'
'STORE <NL>'
'STORE %'
'V9 = BLOCK LENGTH'
'SET BLOCK COUNT'
'V10 = PROG - BLOCK LENGTH'
'PROG > 1 BLOCK ?'
'INCR NO OF BLOCKS'
'SAVE NO. OF BLOCKS'
'UPDATE NO. OF BLOCKS IN DIRECT'
'RESET FILE NO.'
'REWIND'
'RESET PNTR'
'COPY NEW DIRECT TO DISC'
Y20=1
V21=V20
+S4570,0
+S4570,5
V21=V11
+S4570,7
V19=3
[35]-S555,1
+35,V21#VNO#0
+187
-S555,1
-S555,1
[36]-S555,1
+36,V21#VNO#0
+10
N1=VNO
+308
V22=VNO
OCT 70400000
V22=V22+VNO
AL 51
VN1=V22
V22=3
V23=VNO
+512
OCT 70400356

[51]N1=VNO
+308
V22=VNO
OCT 03054004
VN1=V22
V8=0
N2=VNO
+512

[33]N1=VNO
AS 4404
V9=VNO
+989

[15]VN1=VN2,N2+1
V0=V0,N1+1
+15,V9=V9-1>0

[31]-25,V7=V7>VNO<0
+990
V8=V8+1

[25]V22=VNO
+1000
N1=VNO

'SET TO FILE 1'
'OPEN FILE 1'
'REWIND'
'V21=NO. OF BLOCKS'
'SKIP TO END OF LIB'
'SKIP TITLE AND P LEADER ON SOURCE'
'IS CHARA 1?'
'SKIP 3 CHARAS'
'IS CHARA <NL> ?'
'STOP 4 ADDR IN CHARBIN'
'FIDS 7004 0 0 0'
'V22 = JUMP TO LABEL 51'
'OVERWRITE CHARBIN'
'V22 = STREAM NO.'
'V23=RELOCATING ADDR'
'FIDS 7004 0 7 14 (238)'
'OVERWRITTEN ADDR IN CHARBIN'
'FIDS 0110 22 0 40'
'RESET CHARBIN'
'ZERO BLOCK COUNT'
'N2=S.A. OF MODULE IN CORE'
'V9=BLOCK LENGTH'
'COPY BLOCK TO S4404 AREA'
'MODULE LENGTH>BLOCK LENGTH'
'INC BLOCK COUNT'
'N1=S.A. OF MAP AREA'
AS4403
V20=1
V21=V20
*S4570,2
V33.V8=V8-1>0
V19=4
TEXT 1P 1E
END

PLEASE LOGOUT TO CLOSE FILE
V22=1
+S555,6
*STOP 1*

END

A
4.4 Module Preparation

For the purpose of the High-Level Definer, a module is a self-contained program, written in the programming language of a master computer and used to generate blocks of assembly language code for another (slave) computer, or microprocessor. These modules are all held in a module library (file 1, pack 6) and are assigned names (see Library Update Routine, sect. 4.3) in such a way that they may be called via a high-level call, using the appropriate name. At present, the master computer is a Ferranti FM1600B minicomputer and the modules are written in its assembly language, FIXPAC. As a result, a working knowledge of both the operating system and assembly language of this machine will be required by any user who wishes to write new modules for addition to the Definer's library.

When the required module has been written, as a master program, it should be assembled in the normal manner and a relocatable binary (RLB) version obtained, complete with a reference three (REF3) list (a list of all subroutines called, and their relative addresses). The REF3 list is used by the Library Update Routine to calculate the number of blocks required by the module when copied to the definer library.

Modules will, in general, be sub-divided into a number of smaller functional units, or segments, each responsible for the generation of a specific block of code which, when linked together, go to make up the complete block of assembly code requested by the high-level call. Further, a control segment will be required for most applications to decode any parameters specified in the call.

The line containing the high-level call is copied to a buffer area, start address +11800 (assuming the High-Level Definer to be loaded from location 10000) and V11 specifies whether the module is to be output as a macro or
subroutine:

\[
\begin{align*}
\text{VII} = 1 & \quad \text{subroutine output} \\
\text{VII} = 0 & \quad \text{macro output}
\end{align*}
\]

Note, for a subroutine output the following text is output before control is passed to the module:

\[
\text{REL <SP> NAME <CR><NL>}
\]

\[
\text{NAME <SP>}
\]

Control is then passed to the module via a link-storing jump to location 512, where the module will be loaded from the backing library when called.

In order to avoid accidental corruption of any registers required by the High-Level Definer, all registers used in a module should be stored on entry and restored on exit. A 'dummy' call to S2 is also required, which generates a blank data subroutine of unspecified length, assembled at the end of the user program after all other subroutines, and extending to the top of store. The start address of S2 is used by the Library Update Routine to give the final address of the complete module in order to calculate its length for addition to the library.

As an illustrative example, consider the multiply module. The calling string for this module is of the form:

\[
\# \text{ or } @\text{MULTI <SP>(U,8)}
\]

The characters contained within the brackets define the form the routine is to take, in this case an unsigned, eight-bit multiply.

The first segment of the module is a control segment which loads the calling line from location +11800 and decodes the parameters, checking for any errors. Various flags are set at this stage which are used during the output of the text to determine which of the other segments are required. The sequence is as shown in Figure 4.4.1 and for this example segments (B)(D) and (F) would be output.

Program listings for the multiply module can be found in section 4.6.2.
Figure 4.4.1 Control segment for multiply routine.
4.5 Module Generator

4.5.1 Program description

This is an optional pre-pass routine designed to assist in the preparation of modules for use with the High-Level Definer. It relieves the user of the task of inserting text statements within a block of assembly code. Instead, a text begin (TEXT B) statement is inserted at the beginning of the block and a text finish (TEXT F) at the end.

The format of the TEXT B and TEXT F statements is:

```
TEXT <SP> B <NL>
```

Leading spaces are NOT permissible. If they are inserted, the TEXT B and TEXT F commands will be transferred directly to the output. No TEXT IE statements will be inserted if the error occurs in the TEXT B command. If the error is in the TEXT F command the effect is to output this and all subsequent commands as part of the block of assembly code. This will continue until the first valid TEXT F command is encountered. Leading deletes ARE permissible.

The module generator reads in the source code on stream 3 and outputs the object code on stream 2 with all the necessary TEXT IE statements inserted (i.e. in a format suitable for the FM1600B). A <NL><%> character string is needed to terminate the program.

Various messages may be output on stream 4, during the execution of the program:-

(i) TEXT B ERROR

```
STOP 11
```

An error has been encountered in a TEXT B command. A RUN command causes the erroneous statement to be output and the run continued.

(ii) TEXT F ERROR

```
STOP 11
```

An error has been encountered in a TEXT F command. A
RUN command causes the erroneous statement to be output and the run continued.

(iii) ERROR RUN

An error has been encountered during the course of the run and the error flag set. A RUN command causes the program to be reset and a new pass initiated.

(iv) RUN COMPLETE

STOP 1

The run has been successfully completed. A RUN command causes the program to be reset and a new pass initiated.

4.5.2 Example

Input code:-

```
[14] TEXT 1E
    PSHR R2
    -7, V6=0
TEXT B
    TSTR R1
    BPL £MULIO
    NEGR RO
TEXT F
```

Output code:-

```
[14] TEXT 1E
    PSHR R2
    -7, V6=0
TEXT 1E
    TSTR R1
TEXT 1E
    BPL £MULIO
TEXT 1E
    NEGR RO
```
4.5.3 Program details

Clear error flag

Read chara.

Is chara. DEL?

Yes

Is chara. T?

No

Is chara. %?

No

Output chara.

No

Is chara. NL?

Yes

Output chara.

No

Is error flag set?

Yes

Output text 'Error run'

Stop 11

No

Output text 'Run complete'

Stop 1

No

Output text

E

A

B
A

Set table pntr. (Text B)

Compare read chara. with table (Text B) and incr. pntr.

No Charas. same?

B

Yes

Is chara. B?

No Output chara.

Read next chara.

Is chara. DEL?

Yes

Read next chara.

No Output text 'Text B error'

Empty buffers

Stop 11

Yes

Is chara. NL?

No

Yes

Output text '1E'

C

No

Stop 11
D

Read next chara.

Is chara. DEL?

No

Is chara. NL?

No

Output text 'Text F error'

Empty buffers

Stop 11

Yes

E
N
MODULE GENERATOR - R.A.C. 12/6/77;

U
[5] V7=0 'RESET ERROR FLAG'.

[0] V19=3
  $S555,1
  $1,V21#VNO=0
  +212
  $2,V21#VNO=0
  +165
  $0,V21#VNO=0
  +255
'I IS CHARA T'.
'I IS CHARA %'.
'I IS CHARA <DEL>'.

[3] V20=V21
  V19=2
  $S555,0
  $0,V21#VNO=0
  +10
  V19=3
  $S555,1
  +3
'OUTPUT LINE'.
'I IS CHARA <NL>'.
'READ NEXT CHARA'.

[1] N1=VNO
  AL 10
[7] V6=VN1,N1+1
  $4,V6#V21=0
  +3
'TEXT B TABLE'.
'CHARAS SAME'.

[4]$6,V21#VNO=0
  +66
  V19=2
  V20=V21
  $S555,0
  V19=3
'IS CHARA B'.
'OUTPUT CHARA'.

[24] $S555,1
  $24,V21#VNO=0
  +255
  +7
'READ NEXT CHARA'.
'I IS CHARA <DEL>'.

[6] V19=3
  $S555,1
  $6,V21#VNO=0
  +255
  $8,V21#VNO=0
  +10
  V19=2
  'TEXT 1E'
  .1E
  +23
'IS CHARA <DEL>'.
'IS CHARA <NL>'.

  $S555,1
  $11,V21#VNO=0
  +255
  $9,V21#VNO=0
  +212
'IS CHARA <DEL>'.
'IS CHARA T'.

185
V19=2
TEXT 1E
TEXT 1E
[12]V20=V21
V19=2
+S555,0
+11,V21#VN0=0
+10
[23]V19=3
+S555,1
+12
[9] N1=VN0
AL 13
N2=VN0
AL 14
[15]V6=VN1,N1+1
VN2=V6,N2+1
+16,V6#V21=0
VN2=VN0,N2+1
+165
N2=VN0
AL 14
V19=2
V0=V0,N2+1
TEXT 1E
TEXT 1E
[18]V20=VN2,N2+1
+17,V20#VN0=0
+165
+S555,0
+18
[16]V19=3
+S555,1
+16,V21#VN0=0
+255
+15,V6#VN0#0
+198
+19,V21#VN0=0
+10
+0
[17]V19=3
+S555,1
+12
[8] V19=4
TEXT 1P 1E
TEXT B ERROR
+20
[19]V19=4
TEXT 1P 1E
TEXT F ERROR
[20]V19=3
V22=11
+S555,2
'OUTPUT LINE'
'CHARAS SAME'
'STORE %'
'RESET PNTR'
'IS CHARA %'
'OUTPUT CHARA'
'IS CHARA <DEL>,'
'IS CHARA F,'
'IS CHARA <NL>','
'READ NEXT CHARA'
'CONTINUE TEXT OUTPUT'
'STOP 11'
V7=1
+23
[2] V19=2
V20=V21
+555,0
V19=4
+21,V7=0
TEXT 1P 1E
RUN COMPLETE
V22=1
+22
[21] TEXT 1P 1E
ERROR RUN
V22=11
[22] V19=3
+555,2
+5
[10]+212
+197
+216
+212
+160
+65
[13]+212
+197
+216
+212
+160
+198
[14]+0
+0
+0
+0
+0
+0
+0
END
A

CONTINUE FROM ERROR.

OUTPUT %.

STOP 1.

STOP 11.

RESTART.

T.
E.
X.
T.
B.
T.
E.
X.
T.
F.

STOP 1.
4.6 Module Library

Two sample modules are included as a guide to the general format of modules for use with the High-Level Definer.

4.6.1 Define Registers Module

This module may be used to generate the code needed to specify the eight internal registers of the CP1600. It should normally be called as a macro at the beginning of the user program.

Specification:-

<table>
<thead>
<tr>
<th>No. of words</th>
<th>Format</th>
<th>Pack No.</th>
<th>File No.</th>
<th>Block No.</th>
</tr>
</thead>
<tbody>
<tr>
<td>771</td>
<td>relocatable binary</td>
<td>6</td>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

\[N\]

DEFINE REGISTERS MODULE (DEFREG) - R.A.C. 20/7/77

```
U
V19=2
TEXT 1E
R0 = 0
TEXT 1E
R1 = 1
TEXT 1E
R2 = 2
TEXT 1E
R3 = 3
TEXT 1E
R4 = 4
TEXT 1E
R5 = 5
TEXT 1E
SP = 6
TEXT 1E
PC = 7

-1

V0=VW0
AS 2

END
```

A
4.6.2 Multiply Module

This module is capable of generating a multiply routine in CP1600 assembly code. Any number of bits, up to sixteen, may be specified with sign handling, if required. The options are defined by two parameters appearing in the order:

(No. of bits, Signed (S) or Unsigned (U) )

The calling sequence is:

# (or @) MULTI <SP> (8,U><CR <NL>

for an eight-bit, unsigned multiply routine.

If an incorrect parameter string is specified an error stop will occur:

ERROR IN MODULE MULTI
INCORRECT PARAM STRING
STOP 7

Specification:-

No. of words 1190
(including all necessary subroutines)

Format relocatable binary
Pack No. 6
File No. 1
Block No. 2 and 3
4.6.2.1 Program details

- Set ptr. to base addr. of buffer data area (S4401)
- Initialize regs.
- Skip module name
- Read param.
  - If chara. SP or DEI?
    - No
      - If chara. CR or NL?
        - No
          - If chara. S?
            - No
              - If chara. U?
                - Stop 7
            - Yes
              - Set sign flag
              - Read next chara.
      - Yes
        - Output text: 'Error in module multi' 'Incorrect param string'
  - Yes
    - Set sign flag
    - Read next chara.
- If chara. , or DEL?
  - No
    - Stop 7
  - Yes
A

No

Subr. oupt. reqd.? Yes

Output 6 x SP

Output first two lines of text

No

Sign version? Yes

Output code to deal with sign

Output text up to no. of bits

Output no. of bits

Output main body of code

E

192
No

Sign version?

Yes

Output code to deal with sign

Output remaining text

No

Subr. output?

Yes

Output text 'PULR R5'

Output text 'PULR PC'

Restore link
MULTIPLY MODULE (MULTI) - R.A.C. 3/8/77

U

STK VN3, 9, 6
VN3 = N1, N3-1
N1 = VNO
+11800
V5 = 0
V6 = 0
V4 = 0

[0] V7 = VN1, N1 + 1
    ← 0, V7 & VNO = 0
    + 160

[1] V7 = VN1, N1 + 1
    ← 1, V7 & VNO = 0
    + 160
    ← 6, V7 & VNO = 0
    + 10
    ← 2, V7 & VNO = 0
    + 83
    ← 3, V7 & VNO = 0
    + 85
    ← 1, V7 & VNO = 0
    + 255

[4] V19 = 4

ERROR IN MODULE MULTI
TEXT 1P 1E
INCORRECT PARAM STRING
V22 = 7
    ← S555, 6

[2] V6 = 1

[3] V7 = VN1, N1 + 1
    ← 3, V7 & VNO = 0
    + 172
    ← 6, V7 & VNO = 0
    + 255
    V8 = V7 & VNO
    OCT 17
    ← 4, V8 = 10 > 0
    ← 4, V8 = 1 < 0
    ← 8, V8 = 1 # 0
    V7 = VN1, N1 + 1
    ← 6, V7 & VNO = 0
    + 10
    V8 = V7 & VNO
    OCT 17
    ← 4, V8 = 7 > 0
    ← 10, V8 = 1 > 0
    ← 4, V8 # 0

[10] -15, V4 = 1 = 0
    V4 = 1

'SAVE REGS'

'N1 = BASE OF LABEL TABLE'

'INITIALISE REGS'

'IS CHARA <SPACE>

'READ PARAM'

'IS CHARA <SPACE>

'IS CHARA <NL>

'IS CHARA S

'IS CHARA U

'IS CHARA <DEL>

'STOP 7

'SET SIGN FLAG

'IS CHARA 

'IS CHARA <DEL>

'CHECK FOR NO. INPUT

'IS CHARA 1

'IS NEXT CHARA <NL>

'CHECK FOR NO. IN < 7

'TENS ALREADY SET

194
V5 = V8
+ 1

[15] V8 - V5 < 0
V5 = V8
+ 1

[8] V4 - 1 = 0
[9] V8 - V5 < 0
V5 = V8
+ 1

[6] V19 = 2
+ 14, V11 # 0
V7 = 5

+ 555, 0
+ 5, V7 = V7 - 1 > 0

[14] TEXT 1E
PSHR R5 ; SAVE R5
TEXT 1E
PSHR R2 ; SAVE R2
- 7, V6 - 1 # 0

TEXT 1E
TSTR R1
TEXT 1E
BPL £MUL10
TEXT 1E
NEGR R0
TEXT 1E
BOV £MUL13
TEXT 1E
NEGR R1
TEXT 1E
BOV £MUL14

[7] TEXT 1E
£MUL10 MOV R R0, R2 ; MULTIPLICAND TO R2
TEXT 1E
CLRR R0 ; INIT PARTIAL PRODUCT
TEXT
MV11 .

- 11, V4 = 0
V4 = 10

V20 = V20 + 1
V23 = VNO + 224
+ 51

TEXT 1E
R5 ; LOOP COUNT
TEXT 1E
£MUL11 SARC R0 ; SHFT MS PART PROD
TEXT 1E
£MUL12 RRC R1, 1 ; SHFT LS PART PROD

'STORE UNITS'
'NEW DIGIT > OLD DIGIT'
'CONTINUE'

'IS UPPER DIGIT 1'
'NEW DIGIT > OLD DIGIT'
'CONTINUE'

'SUBROUTINE OUTPUT ?'
'OUPUT 5 SPACES'

'SIGN BIT SET'
'CHK MULTIPLIER SIGN
;POSITIVE, OK
;NEGATE MULTIPLICAND
;AND MULTIPLIER

'ANY TENS'
'V20 = NO. OF BITS'

'OUTPUT NO. OF BITS'

195
DECR R5
TEXT 1E
BZE £MUL15
TEXT 1E
BNC £MUL11
TEXT 1E
ADDR R2,RO
TEXT 1E
BNOV £MUL11
TEXT 1E
RRC R0,1
TEXT 1E
B £MUL12
-16, V6=0
TEXT 1E
£MUL13 MOV R1,RO
TEXT 1E
NEGR R0
TEXT 1E
£MUL14 CLR R1
[16] TEXT 1E
£MUL15 PULR R2
-21, V11=0
TEXT 1E
PULR PC
-20
[21] TEXT 1E
PULR R5
[20] N1=VN3
VO=VO,N3+1
LDK VN3,9,6
L
VO=VN0
AS 2

END
A
4.7 References


Chapter 5

High-Speed Reader Interface
5.1 Introduction

The circuit described is designed to act as an interface between the GIMINI microcomputer high-speed reader channel and an ADDMASTER high-speed paper tape reader. The GIMINI channel is designed to interface directly with a 350 character per sec. reader and so must be modified to facilitate the link with the ADDMASTER reader, which runs at 150 characters per sec.

5.2 Circuit Description

The drive left (DRV LFT) signal from the GIMINI is used to generate a 0.5ms clock pulse for the reader by use of a monostable (see Fig. 5.2). The clock (CK) output is taken via a second monostable to provide the high-speed reader data ready (HSR DATA RDY) signal approximately 6ms later.

The high-speed reader ready (HSR READY) signal is taken via an inverter to the reader to make it of the correct polarity.

The complete interface circuit is as shown in Figure 5.1. The circuit is laid-out as shown in Figure 5.3 and is constructed on a small piece of vero-board which is attached to the edge-connector of the high-speed reader.

5.3 Miscellaneous Details

5.3.1 Component list

**Resistors**

<table>
<thead>
<tr>
<th>All</th>
<th>±5%</th>
</tr>
</thead>
<tbody>
<tr>
<td>R1</td>
<td>22Ω</td>
</tr>
<tr>
<td>R2, R6</td>
<td>2.2k</td>
</tr>
<tr>
<td>R3</td>
<td>180Ω</td>
</tr>
<tr>
<td>R4, R5</td>
<td>20k</td>
</tr>
<tr>
<td>R7</td>
<td>220Ω</td>
</tr>
</tbody>
</table>
Figure 5.1 High-speed reader interface circuit.
Figure 5.2 Timing waveforms.

Figure 5.3 Component layout.
Capacitors
C1,C4 0.1μF polyester
C2,C6 2.2μF elect. 63V
C3 0.1μF polystyrene
C5 1.25μF elect. 25V
C7,C8 0.1μF ceramic

Semiconductors
D1,D2 1N4148 Si diodes

Integrated circuits
U1 SN7404
U2 SN74123
U3 SN7400

5.3.2 Connection list

<table>
<thead>
<tr>
<th>Addmaster</th>
<th>Gimini</th>
<th>Meaning</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>B25</td>
<td>HSR 0</td>
</tr>
<tr>
<td>2</td>
<td>B27</td>
<td>HSR 1</td>
</tr>
<tr>
<td>3</td>
<td>B28</td>
<td>HSR 2</td>
</tr>
<tr>
<td>4</td>
<td>B29</td>
<td>HSR 3</td>
</tr>
<tr>
<td>5</td>
<td>B30</td>
<td>HSR 4</td>
</tr>
<tr>
<td>6</td>
<td>B31</td>
<td>HSR 5</td>
</tr>
<tr>
<td>7</td>
<td>B33</td>
<td>HSR 6</td>
</tr>
<tr>
<td>8</td>
<td>B34</td>
<td>HSR 7</td>
</tr>
<tr>
<td>9</td>
<td>GND</td>
<td>GND</td>
</tr>
<tr>
<td>10</td>
<td>Link to L</td>
<td>LED Power</td>
</tr>
</tbody>
</table>

A - SPKT
B (via interface board to B23) Reader Ready
C - Remote Start
D - Remote Off
E - Ck Enable
F - Fwd/Rev
H (via interface board to B24) Clock +5V
J +12V +5v
K GND Gnd
L LED Power
5.3.3 Signal definitions

DRV LFT - Drive left
   Gimini output
   Meaning - advance tape one character.

CK - Clock
   Reader input
   Meaning - advance tape one character.

HSR DAV - High-speed reader data available
   Gimini input
   Meaning - last character read from tape is stable on
   the reader data highway.

HSR RDY - High-speed reader ready
   Gimini input
   Meaning - reader ready for operation. This signal is
   the inverse of the READER READY output from
   the high-speed reader.

READER READY
   Reader output
   Meaning - reader is ready for next operation.
Chapter 6

Analogue-to-
Digital and
Digital-to-
Analogue
Converter
Channels
6.1 Introduction

The circuits of an analogue input-output channel for use with a Gimini microcomputer [1] are described. Both circuits make use of the Ferranti ZN425E analogue-to-digital (A-D) and digital-to-analogue (D-A) converter as the basis of an eight-bit A-D and D-A channel. For the A-D converter, inputs in the range of 0 - 2.55V in 10mV steps can be accommodated with a conversion accuracy of ±5mV, and a conversion time of 22μs (approx.). The D-A converter is provided with a polarity switch, via a ninth bit (bit 15), and can hence give an output of -2.55V to +2.55V in 10mV steps to an accuracy of ±5mV with a minimum conversion time of 4μs (approx.).

Although, in this case, the circuits are for use with a Gimini microcomputer, they form the basis of a general purpose eight-bit analogue channel, which may be interfaced with any microcomputer.

6.2 Circuit Description

6.2.1 Function select

The mode of operation of the A-D/D-A channel is determined by a select input and the settings of the three low-order address lines. The select input is controlled by the thirteen high-order address lines, which must be set to OCT16773 in order to select the analogue channels. The functions specified by the three low-order addresses are:

\[
\begin{align*}
\text{OCT16773} & \quad 0 \quad \text{Reset} \\
& \quad -2 \quad \text{A-D data strobe} \\
& \quad -4 \quad \text{D-A data strobe.}
\end{align*}
\]

The complete select circuit is given in Figure 6.1.

6.2.2 Reset

The analogue circuits may be cleared via two inputs,
Figure 6.1 Function select control circuit.

Figure 6.2 Clear circuit.
Figure 6.3 Successive approximation type A-D converter.
one under software control which involves the access of location OCT167730 and the other from the master clear (MCLR) switch on the front-panel of the Gimini microcomputer (Fig. 6.2).

6.2.3 Analogue-to-digital converter

The ZN425E circuit is capable of performing the A-D conversion alone but since it depends on a counter-type conversion technique, the operating speed is low (0.5ms min.). A considerable improvement can be achieved by the use of a successive approximation register in a successive approximation type A-D converter (Fig. 6.3). A minimum conversion time of 16μs is possible with this circuit.

The digital data are placed on the Gimini data bus by use of the A-D strobe control line. The strobe control passes the data to a set of bi-directional highway drivers, and thence to the Gimini highway. The bi-directional drivers are also used by the cassette interface[2] and so details are not reproduced here. To enable the bi-directional drivers, the A-D strobe control signal and data-to-bus (DTB) signal from the Gimini are used (Fig. 6.4).

![Figure 6.4 Bi-directional driver control.](image-url)
6.2.4 Analogue-to-digital converter control

As well as the highway driver control, a clock input (CP) and start conversion (S) signal are required by the successive approximation register (SAR). A conversion complete (Cc) is also provided to indicate that the SAR has completed one conversion cycle. These signals are related as shown in Figure 6.5.

Figure 6.5 Timing diagrams for clock, start and conversion complete signals.

The clock input is generated quite conveniently from the clock-four (CK4) signal from the Gimini system. The basic period of the CK4 signal is 700ns (approx.) and a divide-by-four circuit is included to ensure that the CP signal is greater than 2μs in length (Fig. 6.6).

Figure 6.6 Clock generation circuit.

209
The A-D strobe signal is used to set the start conversion (S) input which is then cleared by the rising edge of the conversion complete (Cc) signal (Fig. 6.7).

![Diagram](image)

Figure 6.7 Start conversion signal.

An input is also provided so that the user may select the sampling frequency of the A-D converter via an external oscillator (e.g. from a real-time clock). The circuit is basically a two-stage synchronous counter which is clocked by the sampling input and cleared every time a sample is requested from the A-D converter (Fig. 6.8). The output from the first stage is input to the Gimini via the branch external 0 (ECBO) input. To ensure that the data available (ADC DAV) signal is not issued during a conversion, as may arise under the conditions shown in Figure 6.9, the conversion complete signal is used to hold ADC DAV high during this period. The data available signal remains valid until the next read data from the A-D converter command clears the counter. If, however, the next sampling clock pulse is received before the A-D converter data has been read, the second stage of the counter is set with the result that an LED is turned on, which indicates that the sampling frequency is too high for the program loop, currently under execution. The circuit given in Figure 6.8 may be modified so that the second
Figure 6.8 External sampling input - data available circuit.

Figure 6.9 Use of conversion complete signal to ensure correct data available output.
stage of the counter is only cleared by the CLR signal. This will mean that, once set, the LED will remain on until a reset command is issued. Further, the output may also be used to generate an interrupt to the CPU should this be desired.

In use, the data read from the A-D converter are placed in the low-byte position of the Gimini data word; bits 8 - 15 are all set high. A typical program to read from the A-D converter is given in Appendix 6.A, which shows how the data available signal may be used.

6.2.5 Digital-to-analogue converter

The basic D-A converter is much simpler than the A-D converter and comprises an eight-bit latch and a second ZN425E converter package (Fig. 6.10). The digital data to be converted to analogue form for output are placed in the low-byte position and written to location OCT 167734. This causes a D-A strobe command to be issued which is gated with the data write strobe signal (DWS) from the Gimini, to clock the data into the D-A data latch. The analogue signal described by the digital data word is then presented at the output of the D-A converter.

To provide a bi-polar output, the circuit shown in Figure 6.11 is used. The analogue output is fed to the input of a unity gain, non-inverting amplifier which acts as a buffer, and then to a second unity gain amplifier which may be set to either an inverting or non-inverting mode by means of transistor Q1. When a logic 0 is applied to point P, Q1 is turned off and the amplifier behaves as a unity gain, non-inverting amplifier. When a logic 1 level is applied to point P, Q1 is turned on, thereby shorting the positive amplifier input to ground. The circuit then acts as a unity gain, inverting amplifier. The polarity control bit (P) is the MSB of the Gimini data word (DBL15).
Figure 6.10 Digital-to-analogue converter circuit.

Figure 6.11 Polarity switching circuit.
The zero offset voltage is set by potentiometers VR1 and VR2, which are adjusted to give a zero output voltage for a digital zero input to the D-A converter.

6.2.6 Control bit

An additional output line is provided (DBL8) which may be used to provide a control or marker output. The ninth bit of the Gimini data word is strobed into a latch at the same time as the eight-bits plus sign for the D-A converter are strobed into the D-A latch. The output is buffered by a single transistor (Fig. 6.12).

![Control Bit Output Diagram]

Figure 6.12 Control-bit output.

6.2.7 Power supply

The A-D and D-A converter circuits require +12V, +5V and -12V supplies, all of which are available from the Gimini system. A supply of -6V is required by the comparator circuit and this is derived from the -12V supply (Fig. 6.13).

![Generation of -6V Supply Diagram]

Figure 6.13 Generation of -6V supply.
6.3 Miscellaneous Details

The A-D and D-A converters are constructed on a 235mm x 248mm 'breadboard' designed specifically for use with the Gimini system for random logic layouts. The component layout is as shown in Figure 6.14. The cassette interface [2] is constructed on the same circuit board and some circuits are common to both channels. The position occupied by the analogue channels on the board and the common circuits are shown in Figure 6.15.

6.3.1 Components list

Resistors
R1 - R9  220Ω
R10, R12  1k
R11  470Ω
R13  680Ω
R14 - R19  10k
R20, R21  3.9k
R22, R23  330Ω

All ±5%

Capacitors
C1, C2  2 × 0.1µF ceramic
C3 - C5  1nF ceramic
C6 - C9  0.1µF ceramic

Semiconductors
Q1  2N2222
Q2  ZTX 300
LED  General purpose L.E.D.

Integrated circuits
U6  SN7427
U7  SN74S260
U19, U20, U56  SN7403
U21  SN7402
U22, U26, U47, U57  SN7404
<table>
<thead>
<tr>
<th>U25</th>
<th>SN7410</th>
</tr>
</thead>
<tbody>
<tr>
<td>U28, U29</td>
<td>SN74175</td>
</tr>
<tr>
<td>U30, U31, U39, U70</td>
<td>SN7474</td>
</tr>
<tr>
<td>U37, U48</td>
<td>ZN425E</td>
</tr>
<tr>
<td>U38</td>
<td>SN7408</td>
</tr>
<tr>
<td>U46</td>
<td>Am2502</td>
</tr>
<tr>
<td>U55</td>
<td>A710</td>
</tr>
<tr>
<td>U65, U66</td>
<td>SN72741P</td>
</tr>
</tbody>
</table>
Figure 6.14 A-D and D-A converter component layout.

Figure 6.15 Location of A-D and D-A channels on the Gimini circuit board.
### 8.3.2 Gemini Edge Connector

<table>
<thead>
<tr>
<th>J</th>
<th>+5V</th>
<th></th>
<th>+5V</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>35</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>37</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>DBL1</td>
<td>38</td>
<td>3</td>
<td>DBL0</td>
</tr>
<tr>
<td>DBL3</td>
<td>39</td>
<td>4</td>
<td>DBL2</td>
</tr>
<tr>
<td>DBL5</td>
<td>40</td>
<td>5</td>
<td>DBL4</td>
</tr>
<tr>
<td>DBL7</td>
<td>41</td>
<td>6</td>
<td>DBL5</td>
</tr>
<tr>
<td>DBL9</td>
<td>42</td>
<td>7</td>
<td>DBL8</td>
</tr>
<tr>
<td>DBL11</td>
<td>43</td>
<td>8</td>
<td>DBL10</td>
</tr>
<tr>
<td>DBL13</td>
<td>44</td>
<td>9</td>
<td>DBL12</td>
</tr>
<tr>
<td>DBL15</td>
<td>45</td>
<td>10</td>
<td>DBL14</td>
</tr>
<tr>
<td></td>
<td>46</td>
<td>11</td>
<td></td>
</tr>
<tr>
<td>HW2</td>
<td>47</td>
<td>12</td>
<td>HW1</td>
</tr>
<tr>
<td>HW4</td>
<td>48</td>
<td>13</td>
<td>HW3</td>
</tr>
<tr>
<td></td>
<td>49</td>
<td>14</td>
<td></td>
</tr>
<tr>
<td></td>
<td>50</td>
<td>15</td>
<td></td>
</tr>
<tr>
<td>BDROY</td>
<td>51</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td></td>
<td>52</td>
<td>17</td>
<td>+12V</td>
</tr>
<tr>
<td></td>
<td>53</td>
<td>18</td>
<td>+12V</td>
</tr>
<tr>
<td></td>
<td>54</td>
<td>19</td>
<td></td>
</tr>
<tr>
<td></td>
<td>55</td>
<td>20</td>
<td></td>
</tr>
<tr>
<td></td>
<td>56</td>
<td>21</td>
<td>DISBAR</td>
</tr>
<tr>
<td></td>
<td>57</td>
<td>22</td>
<td></td>
</tr>
<tr>
<td></td>
<td>58</td>
<td>23</td>
<td></td>
</tr>
<tr>
<td></td>
<td>59</td>
<td>24</td>
<td>EBCO</td>
</tr>
<tr>
<td></td>
<td>60</td>
<td>25</td>
<td></td>
</tr>
<tr>
<td></td>
<td>61</td>
<td>26</td>
<td></td>
</tr>
<tr>
<td></td>
<td>62</td>
<td>27</td>
<td></td>
</tr>
<tr>
<td></td>
<td>63</td>
<td>28</td>
<td></td>
</tr>
<tr>
<td></td>
<td>64</td>
<td>29</td>
<td></td>
</tr>
<tr>
<td></td>
<td>65</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td></td>
<td>66</td>
<td>31</td>
<td></td>
</tr>
<tr>
<td></td>
<td>67</td>
<td>32</td>
<td></td>
</tr>
<tr>
<td></td>
<td>68</td>
<td>33</td>
<td></td>
</tr>
<tr>
<td></td>
<td>69</td>
<td>34</td>
<td></td>
</tr>
<tr>
<td>GND</td>
<td>70</td>
<td>35</td>
<td>GND</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>H</th>
<th>+5V</th>
<th></th>
<th>+5V</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>36</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>37</td>
<td>2</td>
<td></td>
</tr>
<tr>
<td>SADR1</td>
<td>38</td>
<td>3</td>
<td>BADR0</td>
</tr>
<tr>
<td>BADR3</td>
<td>39</td>
<td>4</td>
<td>BADR2</td>
</tr>
<tr>
<td>BADR5</td>
<td>40</td>
<td>5</td>
<td>BADR4</td>
</tr>
<tr>
<td>SADR7</td>
<td>41</td>
<td>6</td>
<td>BADR6</td>
</tr>
<tr>
<td>BADR9</td>
<td>42</td>
<td>7</td>
<td>BADR8</td>
</tr>
<tr>
<td>BADR11</td>
<td>43</td>
<td>8</td>
<td>BADR10</td>
</tr>
<tr>
<td>BADR13</td>
<td>44</td>
<td>9</td>
<td>BADR12</td>
</tr>
<tr>
<td>BADR15</td>
<td>45</td>
<td>10</td>
<td></td>
</tr>
<tr>
<td>LWBST</td>
<td>46</td>
<td>11</td>
<td>HGBT</td>
</tr>
<tr>
<td>DTB</td>
<td>47</td>
<td>12</td>
<td>DW</td>
</tr>
<tr>
<td>ADAR</td>
<td>48</td>
<td>13</td>
<td>DWS</td>
</tr>
<tr>
<td>IAB</td>
<td>49</td>
<td>14</td>
<td>INTAK</td>
</tr>
<tr>
<td>NACT</td>
<td>50</td>
<td>15</td>
<td>BAR</td>
</tr>
<tr>
<td>TCI</td>
<td>51</td>
<td>16</td>
<td>CKL</td>
</tr>
<tr>
<td>-12V</td>
<td>52</td>
<td>17</td>
<td>-12V</td>
</tr>
<tr>
<td>-12V</td>
<td>53</td>
<td>18</td>
<td>-12V</td>
</tr>
<tr>
<td></td>
<td>54</td>
<td>19</td>
<td></td>
</tr>
<tr>
<td>INTRM</td>
<td>55</td>
<td>20</td>
<td>INTR</td>
</tr>
<tr>
<td>IPRI</td>
<td>56</td>
<td>21</td>
<td>IPRO</td>
</tr>
<tr>
<td>IMSKI</td>
<td>57</td>
<td>22</td>
<td>IMSK0</td>
</tr>
<tr>
<td>BUSRO</td>
<td>58</td>
<td>23</td>
<td>BUSAK</td>
</tr>
<tr>
<td>BAKT</td>
<td>59</td>
<td>24</td>
<td>BAKO</td>
</tr>
<tr>
<td>BMSKI</td>
<td>60</td>
<td>25</td>
<td>BMSKO</td>
</tr>
<tr>
<td></td>
<td>61</td>
<td>26</td>
<td></td>
</tr>
<tr>
<td></td>
<td>62</td>
<td>27</td>
<td></td>
</tr>
<tr>
<td></td>
<td>63</td>
<td>28</td>
<td></td>
</tr>
<tr>
<td></td>
<td>64</td>
<td>29</td>
<td></td>
</tr>
<tr>
<td></td>
<td>65</td>
<td>30</td>
<td></td>
</tr>
<tr>
<td></td>
<td>66</td>
<td>31</td>
<td></td>
</tr>
<tr>
<td></td>
<td>67</td>
<td>32</td>
<td>HALT</td>
</tr>
<tr>
<td></td>
<td>68</td>
<td>33</td>
<td>DISCC</td>
</tr>
<tr>
<td></td>
<td>69</td>
<td>34</td>
<td>DISDTB</td>
</tr>
<tr>
<td>GND</td>
<td>70</td>
<td>35</td>
<td>GND</td>
</tr>
</tbody>
</table>
6.4 Appendix 6.A

REL £ADCIP

; EXAMPLE PROGRAM TO INPUT 1024 SAMPLES FROM THE
; ANALOGUE-TO-DIGITAL CONVERTER AND STORE IN A
; BUFFER AREA.
; BUFFER S.A. = 1024 (OCT 2000)

R0 = 0
R1 = 1
R2 = 2
R3 = 3
R4 = 4
R5 = 5
SP = 6
PC = 7
BUFF = 2000

GLOB £ADCIP
MVIL BUFF,R5 ;LOAD BUFFER S.A.
CLRR RO
MVO RO,167730 ;RESET ADC
WAIT BEXT INPT,0 ;SAMPLE READY?
B WAIT
INPT MV1 167732,RO ;INPUT ADC SAMPLE
ANDI 377,RO ;CLEAR TOP Bits
MVOO RO,R5 ;SAVE RESULT AND INC. PNTR.
CMP1 R5,BUFF+2000 ;BUFFER FULL?
BLE WAIT
HLT
NOP
END

6.5 References

1. Series 1600 Microprocessor System - Documentation, General

2. Cassette Unit Interface - Circuit Description, Internal

219
Chapter 7

Cassette Storage Unit

1. Technical Description

2. User Guide
7.1 Technical Description

7.1.1 Introduction

The circuits required to interface a Racal P72 digital cassette deck to a Gimini microcomputer system are described. The P72 is a general purpose, incremental and continuous digital data recorder and reproducer and uses standard (3.81mm) 'Phillips' type cassettes. It is supplied with all of the control and formatting logic necessary to control the motor and transfer data to and from tape.

Control of the deck is accomplished via eleven TTL compatible control inputs, nine of which are used in this interface. Data are transferred as eight-bit parallel bytes with a ninth bit available in certain modes of operation (see User Guide [1]). A clock input is provided to initiate the transfer of data and a data available output indicates the availability of data during read operations.

In addition to the control and data lines, nine status outputs are provided, seven of which are made available to the user via the Gimini system.

Provision is made for the extension of the cassette system to a complete self-contained, general purpose, line-local peripheral. For this purpose, a comprehensive front panel has been provided which is, at present, used very little.

7.1.2 Circuit Description

7.1.2.1 Function select

The function to be performed by the interface circuits is controlled by the select input and three, low-order address lines. The select input is controlled by the thirteen high-order address lines, which must be set to OCT16774 in order to select the interface. The functions specified by the three lower address lines are:

OCT16774 - 0    Reset
- 1 Read status
- 2 Write control word
- 3 Write data
- 4 Read request
- 5 Read data
- 6 Not used
- 7 Not used

A three-to-eight line decoder is used to perform the decoding operation, as shown in Figure 7.1.1.

Figure 7.1.1 Function select control circuit.
7.1.2.2 *Reset circuit*

The cassette interface may be reset via three different inputs. Upon receipt of a reset command from any of these inputs, the control word is set to select a low-speed incremental read operation, the data in the data-out latches are cleared and a reset signal (BRST) is sent to the cassette (Fig. 7.1.2).

![Reset circuit diagram](image)

Figure 7.1.2 Reset circuit.

7.1.2.3 *Read status*

Six inputs are provided which serve to specify the status of the cassette deck. (For a definition of each of the status inputs, see User Guide [1]). The status word is gated onto the six low-order data bus lines by the data-to-bus signal (DTB) from the Gimini when read status is selected (Fig. 7.1.3).

7.1.2.4 *Control word*

The operation of the cassette deck is controlled by eight control inputs. These must remain stable at the cassette interface and so must be latched from the Gimini data bus at the appropriate time. The control word is latched by the data write strobe (DWS) from the Gimini when the write control word line is selected (Fig. 7.1.4). The lower eight-bits of the data bus should be set to the required control word. (For an explanation of each of the
Figure 7.1.3 Status word input.

Figure 7.1.4 Control word latch.
7.1.2.5 Read-write delay

The P72 cassette deck requires that any change in the read-write input (IWD) be accompanied by a 40ms delay to allow the head current to become established (for a write) or decay (for a read). A monostable, set to give this delay and triggered by either edge of the IWD signal, is used to provide this function (Fig. 7.1.5). The output from the monostable is gated into the read-write handshake lines so as to inhibit operations during the 40ms delay period.

![Read-write delay circuit](image)

Figure 7.1.5 Read-write delay circuit.

7.1.2.6 Read-write handshake

All read and write operations are performed by the use of three handshake lines. One output, issue byte strobe (IBS), is used to initiate either read or write operations. This is basically a clock output, the negative-going edge of which instigates the sequence of events necessary for a read or write operation. The delay input is used to prevent the issue of a byte strobe during the 40ms delay period.

During read operations, the data available input (IDAV) indicates that the requested byte is stable at the cassette.
For write operations, the ready output (IRDY) indicates the readiness of the deck to receive the next data byte. Timing diagrams for both sequences are given in Figure 7.1.6.

![Diagram](image)

- **a) Write**

- **b) Read**

Figure 7.1.6 Read-write timing diagrams.

In some modes of operation, a 'drop through' delay is required to allow data to ripple through a first-in, first-out (FIFO) buffer (internal to the P72) before the ready (IRDY) line is taken high. In order to avoid any ambiguities, a delay is generated which is of a greater duration than that required by the cassette deck, so that IRDY is set by the trailing edge of IBS and remains set until IRDY returns low (Fig. 7.1.7).

Both IDAV and IRDY are input to the Gimini system via the branch external inputs [2]. Inputs 1 and 2 are used for this purpose and provision is made to disable the inputs from the cassette, should they be required by another peripheral. At present a pull-up to Vcc via a 2.2k resistor is used, which permanently enables the cassette lines, but a
Figure 7.1.7 'Drop through delay' for low-speed incremental and continuous write operations.

Figure 7.1.8 Handshake lines.
method of enable via a single gate could be provided, if required.

The delay output is gated into the ready line so that busy is indicated during the 40ms delay period. The complete handshake circuits are given in Figure 7.1.8.

7.1.2.7 Data out (write to cassette)

The data to be written must be stable at the cassette inputs before a byte strobe is issued and must remain stable until busy is indicated (IRDY=1). It is therefore necessary to latch the data. The data write (DW from Gimini) can be

![Diagram of handshake circuits]

Figure 7.1.9 Data out latch.
used conveniently, to perform this operation since it occurs 50ns (approx.) before the data write strobe (DWS) signal which is used to issue the byte strobe command. The latch circuit is given in Figure 7.1.9.

### 7.1.2.8 Data in (read from cassette)

The rising edge of IDAV indicates that the requested byte is available on the cassette data output lines. The data may be strobed onto the Gimini highway at any time after the occurrence of the IDAV edge. The data-to-bus (DTB from Gimini) is used to issue the strobe pulse when read data is selected. The data in circuit is as shown in Figure 7.1.10.

![Data in circuit diagram](image)

**Figure 7.1.10 Data in circuit.**

### 7.1.2.9 Bi-directional driver-receivers

A set of sixteen bi-directional driver-receivers is included to act as a buffer between the cassette interface circuits and the Gimini highway (Fig. 7.1.11). These are of a standard design and are included so that the circuit board containing the interface circuits presents only a single
Figure 7.1.11 Bi-directional driver-receivers.
load to the Gimini bus on the receive side and to provide the necessary drive capability on the driver side. (Note, the analogue-to-digital and digital-to-analogue converter circuits (see Chapter II-6) also use the bi-directional driver-receivers).

7.1.2.10 Front-panel control and indicators

Three functions may be controlled from the front-panel, at present; reset, rewind and leader run, which is used to advance the cassette from clear leader. In addition, seven LEDs are connected to give a visual indication of the deck status (Fig. 7.1.12). The buffers, necessary to drive the indicators, are mounted on a small board housed in the cassette unit.

7.1.2.11 Power supply

The cassette unit requires three supply voltages, all of which are available in the Gimini system. All three supplies are switched by a single-pole, illuminated switch. The switch is used to power the coil of a four-pole change-over relay which connects the supplies simultaneously (Fig. 7.1.13).

![Figure 7.1.13 Power supply switch.](image-url)
Figure 7.1.12 Front-panel control and indicators.
7.1.3 Miscellaneous Details

The cassette unit interface circuits are constructed on a 235mm x 248mm 'breadboard' designed specifically for use with the Gimini system for random logic layouts. Circuits other than the interface are constructed on the same board (A-D and D-A converter channels - see Vol. II-6) and only the components relevant to this application are shown (Fig. 7.1.13).

The control and indicator circuits and power supply relay are mounted on small pieces of vero-board, housed in the cassette unit (Fig. 7.1.14).

7.1.3.1 Components list

Resistors

<table>
<thead>
<tr>
<th>Component</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>R24 - R27</td>
<td>4.7k</td>
</tr>
<tr>
<td>R30, R33</td>
<td>2.2k</td>
</tr>
<tr>
<td>R31, R32, R34, R35, R38, R40, R42</td>
<td>330Ω</td>
</tr>
<tr>
<td>R36, R37</td>
<td>180Ω</td>
</tr>
<tr>
<td>R39</td>
<td>3.9k</td>
</tr>
<tr>
<td>R41</td>
<td>22k</td>
</tr>
</tbody>
</table>

Capacitors

<table>
<thead>
<tr>
<th>Component</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>C10</td>
<td>1000pF ceramic</td>
</tr>
<tr>
<td>C11</td>
<td>220pF ceramic</td>
</tr>
<tr>
<td>C12, C14 - C16</td>
<td>0.1µF ceramic</td>
</tr>
<tr>
<td>C17</td>
<td>6.8µF elect. 10V</td>
</tr>
</tbody>
</table>

Semiconductors

<table>
<thead>
<tr>
<th>Component</th>
<th>Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>D1, D2</td>
<td>1N914 Silicon diode</td>
</tr>
<tr>
<td>Q2</td>
<td>ZTX300</td>
</tr>
</tbody>
</table>

233
Figure 7.1.13 Cassette interface component layout.
Integrated circuits
U1 - U4, U10 - U13
U22, U26, U44, U45, U62, U71
U23, U24, U32, U33, U34, U60
U25
U27
U35, U36, U53, U61
U41, U43, U51
U42
U52
U70

SN7438
SN7404
SN7403
SN7410
SN74S138
SN74175
SN7400
SN7408
SN74123
SN7474

Figure 7.1.14 Component layout for control and indicator circuits and power supply relay.
## 7.1.3.2 Connection lists

a) **Gimini Edge Connector.**

<table>
<thead>
<tr>
<th>J</th>
<th>+5V</th>
<th>36</th>
<th>1</th>
<th>+5V</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>37</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DBL1</td>
<td>38</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DBL3</td>
<td>39</td>
<td>4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DBL5</td>
<td>40</td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DBL7</td>
<td>41</td>
<td>6</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DBL9</td>
<td>42</td>
<td>7</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DBL11</td>
<td>43</td>
<td>8</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DBL13</td>
<td>44</td>
<td>9</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DBL15</td>
<td>45</td>
<td>10</td>
<td></td>
<td></td>
</tr>
<tr>
<td>HW2</td>
<td>46</td>
<td>11</td>
<td></td>
<td></td>
</tr>
<tr>
<td>HW4</td>
<td>48</td>
<td>13</td>
<td></td>
<td></td>
</tr>
<tr>
<td>HW3</td>
<td>49</td>
<td>14</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BDRDY</td>
<td>51</td>
<td>15</td>
<td></td>
<td></td>
</tr>
<tr>
<td>+12V</td>
<td>52</td>
<td>17</td>
<td></td>
<td></td>
</tr>
<tr>
<td>+12V</td>
<td>53</td>
<td>18</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>54</td>
<td>19</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>55</td>
<td>20</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>56</td>
<td>21</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>57</td>
<td>22</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>58</td>
<td>23</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EBC1</td>
<td>59</td>
<td>24</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EBC0</td>
<td>60</td>
<td>25</td>
<td></td>
<td></td>
</tr>
<tr>
<td>EBC2</td>
<td>61</td>
<td>26</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>62</td>
<td>27</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>63</td>
<td>28</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>64</td>
<td>29</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>65</td>
<td>30</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>66</td>
<td>31</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>67</td>
<td>32</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>68</td>
<td>33</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>69</td>
<td>34</td>
<td></td>
<td></td>
</tr>
<tr>
<td>GND</td>
<td>70</td>
<td>35</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>H</th>
<th>+5V</th>
<th>36</th>
<th>1</th>
<th>+5V</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>37</td>
<td>2</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BADR1</td>
<td>38</td>
<td>3</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BADR3</td>
<td>39</td>
<td>4</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BADR5</td>
<td>40</td>
<td>5</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BADR7</td>
<td>41</td>
<td>6</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BADR9</td>
<td>42</td>
<td>7</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BADR11</td>
<td>43</td>
<td>8</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BADR13</td>
<td>44</td>
<td>9</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BADR15</td>
<td>45</td>
<td>10</td>
<td></td>
<td></td>
</tr>
<tr>
<td>LWBR</td>
<td>46</td>
<td>11</td>
<td></td>
<td></td>
</tr>
<tr>
<td>DTB</td>
<td>47</td>
<td>12</td>
<td></td>
<td></td>
</tr>
<tr>
<td>ADAR</td>
<td>48</td>
<td>13</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IAB</td>
<td>49</td>
<td>14</td>
<td></td>
<td></td>
</tr>
<tr>
<td>NACT</td>
<td>50</td>
<td>15</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TCI</td>
<td>51</td>
<td>16</td>
<td></td>
<td></td>
</tr>
<tr>
<td>-12V</td>
<td>52</td>
<td>17</td>
<td></td>
<td></td>
</tr>
<tr>
<td>-12V</td>
<td>53</td>
<td>18</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>54</td>
<td>19</td>
<td></td>
<td></td>
</tr>
<tr>
<td>INTRM</td>
<td>55</td>
<td>20</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IPRT</td>
<td>56</td>
<td>21</td>
<td></td>
<td></td>
</tr>
<tr>
<td>IMSKI</td>
<td>57</td>
<td>22</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BUSRO</td>
<td>58</td>
<td>23</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BAKI</td>
<td>59</td>
<td>24</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BMSKI</td>
<td>60</td>
<td>25</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>61</td>
<td>26</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>62</td>
<td>27</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>63</td>
<td>28</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>64</td>
<td>29</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>65</td>
<td>30</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>66</td>
<td>31</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>67</td>
<td>32</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>68</td>
<td>33</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>69</td>
<td>34</td>
<td></td>
<td></td>
</tr>
<tr>
<td></td>
<td>70</td>
<td>35</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

---

235
b) P.c.b. Connector (A)
c) P.c.b. Connector (B)

<table>
<thead>
<tr>
<th></th>
<th>A</th>
<th>B</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>D10</td>
<td>D00</td>
</tr>
<tr>
<td>2</td>
<td>D11</td>
<td>D01</td>
</tr>
<tr>
<td>3</td>
<td>D12</td>
<td>D02</td>
</tr>
<tr>
<td>4</td>
<td>D13</td>
<td>D03</td>
</tr>
<tr>
<td>5</td>
<td>D14</td>
<td>D04</td>
</tr>
<tr>
<td>6</td>
<td>D15</td>
<td>D05</td>
</tr>
<tr>
<td>7</td>
<td>D16</td>
<td>D06</td>
</tr>
<tr>
<td>8</td>
<td>D17</td>
<td>D07</td>
</tr>
<tr>
<td>9</td>
<td>D18</td>
<td>D08</td>
</tr>
<tr>
<td>10</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>11</td>
<td>-</td>
<td>BE</td>
</tr>
<tr>
<td>12</td>
<td>-</td>
<td>RWDS</td>
</tr>
<tr>
<td>13</td>
<td>LRUN</td>
<td>OC</td>
</tr>
<tr>
<td>14</td>
<td>RWD</td>
<td>LDR</td>
</tr>
<tr>
<td>15</td>
<td>REV</td>
<td>CS</td>
</tr>
<tr>
<td>16</td>
<td>LBE</td>
<td>WP</td>
</tr>
<tr>
<td>17</td>
<td>RUNC</td>
<td>IDAV</td>
</tr>
<tr>
<td>18</td>
<td>IWD</td>
<td>IRDY</td>
</tr>
<tr>
<td>19</td>
<td>SPDR</td>
<td>BRST</td>
</tr>
<tr>
<td>20</td>
<td>SPDA</td>
<td>IBS</td>
</tr>
</tbody>
</table>

d) P.c.b. Connector (C)

<table>
<thead>
<tr>
<th></th>
<th>CLDR</th>
<th></th>
<th></th>
<th>10</th>
<th>LRUN</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>WP</td>
<td>11</td>
<td>RST</td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>IWD</td>
<td>12</td>
<td>IRDY</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>REV</td>
<td>13</td>
<td>CS</td>
<td>+5V</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>-</td>
<td>14</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>GND</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>-</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>RWD</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
### INPUT/OUTPUT INTERFACE PIN CONNECTIONS

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Signal</th>
<th>Direction</th>
<th>Signal Type</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>LGND</td>
<td>D</td>
<td>Output</td>
</tr>
<tr>
<td>B</td>
<td>CS</td>
<td>D</td>
<td>Output</td>
</tr>
<tr>
<td>C</td>
<td>TWD</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>D</td>
<td>TRS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>E</td>
<td>TRS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>F</td>
<td>TRS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>G</td>
<td>TRS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>H</td>
<td>TRS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>I</td>
<td>TRS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>J</td>
<td>TRS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>K</td>
<td>TRS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>L</td>
<td>TRS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>M</td>
<td>TRS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>N</td>
<td>TRS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>P</td>
<td>POS</td>
<td>O</td>
<td>Out</td>
</tr>
<tr>
<td>Q</td>
<td>POS</td>
<td>O</td>
<td>Out</td>
</tr>
<tr>
<td>R</td>
<td>POS</td>
<td>O</td>
<td>Out</td>
</tr>
<tr>
<td>S</td>
<td>POS</td>
<td>O</td>
<td>Out</td>
</tr>
<tr>
<td>T</td>
<td>POS</td>
<td>O</td>
<td>Out</td>
</tr>
<tr>
<td>U</td>
<td>POS</td>
<td>O</td>
<td>Out</td>
</tr>
<tr>
<td>V</td>
<td>POS</td>
<td>O</td>
<td>Out</td>
</tr>
<tr>
<td>W</td>
<td>POS</td>
<td>O</td>
<td>Out</td>
</tr>
<tr>
<td>X</td>
<td>POS</td>
<td>O</td>
<td>Out</td>
</tr>
<tr>
<td>Y</td>
<td>POS</td>
<td>O</td>
<td>Out</td>
</tr>
<tr>
<td>Z</td>
<td>POS</td>
<td>O</td>
<td>Out</td>
</tr>
<tr>
<td>AA</td>
<td>RDVS</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>BB</td>
<td>Reverse</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>CC</td>
<td>LEE</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>DD</td>
<td>MGND</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>EE</td>
<td>SGND</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>FF</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>GG</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>HH</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>JJ</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>LL</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>MM</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>NN</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>OO</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>PP</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>QQ</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>RR</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>SS</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>TT</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>UU</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>VV</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>WW</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>XX</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>YY</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
<tr>
<td>ZZ</td>
<td>SPOA</td>
<td>D</td>
<td>Input</td>
</tr>
</tbody>
</table>

- **LGND**: Logic Ground
- **CS**: Cassette Status
- **TWD**: Write Data Enable
- **TRS**: Byte Strobe
- **D**: Data In 7 (Buffer)
- **F**: Data In 6 (Buffer)
- **H**: Data In 5 (Buffer)
- **J**: Data In 4
- **K**: Data In 3 (Buffer)
- **L**: Data In 2 (Buffer)
- **M**: Data In 1 (Buffer)
- **P**: Data Out 8 (Buffer)
- **Q**: Data Out 7 (Buffer)
- **R**: Data Out 6 (Buffer)
- **X**: Data Out 5 (Buffer)
- **Y**: Data Out 4
- **Z**: Data Out 3
- **AA**: Data Out 2 (Buffer)
- **BB**: Data Out 1 (Buffer)
- **CC**: Data Out 0 (Buffer)
- **DD**: Motor and Signal Power
- **EE**: Motor and Signal Power
- **FF**: Motor and Signal Power
- **GG**: Motor and Signal Power
- **HH**: Motor and Signal Power
- **II**: Motor and Signal Power
- **JJ**: Motor and Signal Power
- **KK**: Motor and Signal Power
- **LL**: Motor and Signal Power
- **MM**: Motor and Signal Power
- **NN**: Motor and Signal Power
- **OO**: Motor and Signal Power
- **PP**: Motor and Signal Power
- **QQ**: Motor and Signal Power
- **RR**: Motor and Signal Power
- **SS**: Motor and Signal Power
- **TT**: Motor and Signal Power
- **UU**: Motor and Signal Power
- **VV**: Motor and Signal Power
- **WW**: Motor and Signal Power
- **XX**: Motor and Signal Power
- **YY**: Motor and Signal Power
- **ZZ**: Motor and Signal Power

* Used only in special application. Consult Rascal-Thermite for details of operation.
*-signifies active pull up TTL output
O-signifies open collector TTL output
D-signifies TTL output

---

238
7.1.3.3 Mechanical details

The P72 cassette drive mechanism and associated drive and control circuits are built into a 482mm rack-mountable unit, complete with a comprehensive front-panel (Figs. 7.1.15 and 7.1.16). Little use is made of the front-panel at present. It is intended to form the basis of the next phase of the design, a self-contained, line-local cassette storage unit.

Figure 7.1.15 Overall case dimensions.
Figure 7.1.16 Front-panel layout.

7.1.4 References


7.2 User Guide

7.2.1 Introduction

The Racal P72 is a general purpose digital data storage unit which uses standard computer grade 3.81mm cassette tapes.

To the user, the P72 appears to read and write data incrementally at any rate up to 350 bytes per sec. Operation at rates of up to 40 bytes per sec. is truly incremental, i.e. the tape moves in discrete steps. At higher data rates, data are stored in a thirteen character first in-first out (FIFO) buffer and the tape is moved continuously, its speed being servo controlled and a function of the number of characters stored in the buffer.

The P72 may also be used in a continuous mode at any one of four predefined tape speeds, 2, 6, 9 or 14 ins. per sec., giving a maximum data transfer rate of 630 bytes per sec.

Data are transferred at the interface as eight-bit parallel bytes. A ninth bit is also available at incremental rates below 40 bytes per sec. and in continuous modes with the FIFO buffer disabled.

7.2.2 Status indicators

a) Front-panel

Seven status signals are displayed on the front-panel via LEDs. The meaning attached to each of the indicators is:-

CLDR - Clear leader.

When illuminated, this indicates that clear leader, at either the beginning or end of tape is detected. Only the LRUN and RWD signals will be honoured in this state.

W.P. - Write permit

When illuminated, this indicates that the write tab
is in place on the cassette and that write-erase operations may be executed. Note that during rewind, the writing or erasure of data is inhibited and the indicator is hence turned off.

C.S. - Cassette status.

When illuminated, this indicates that a cassette is in place, the cassette holder is closed and that the deck is in an operational condition.

REV - Reverse.

When illuminated, this indicates that the cassette is set for reverse motion of the tape.

Playback-Record.

When illuminated, these indicate the mode of operation of the cassette deck.

Ready.

When illuminated, this indicates that the cassette is ready to accept the next read or write strobe. A busy indication (LED off) will be displayed under the following conditions:

i) Reset
ii) Cassette rewinding
iii) No cassette loaded
iv) Write command issued to a cassette which has no write permit tab
v) During write operation, with the FIFO buffer enabled, whilst a byte is being loaded into the buffer
vi) During write operations, with the buffer disabled, whilst a character is being transferred onto tape.

Under all other conditions, ready will be illuminated.

b) Gimini

Six status signals are taken to the Gimini, and may be strobed onto the data bus with a MVIC 167741, Rx command. The
status signals are:-

- **BE** - Buffer empty  
- **RWDS** - Rewind status  
- **OC** - Operation complete  
- **LDR** - Clear leader  
- **WP** - Write permit  
- **CS** - Cassette status

Three of these status conditions have been defined in the previous section (7.2.2.a). A logic one on the **WP** or **CS** input and a logic zero on the **LDR** input, correspond to the LED illuminated state.

The meaning associated with the other three inputs is:-

- **BE** - Buffer empty.
  A logic one on this line indicates that the FIFO buffer is empty.

- **RWDS** - Rewind status.
  A logic one on this line indicates that the cassette is being rewound.

- **OC** - Operation complete.
  A logic one on this line, when the deck is operating incrementally, indicates that the FIFO buffer is empty and the tape is stationary. In the read mode, with the buffer enabled, thirteen bytes will be contained in the buffer. Note, this status signal is meaningless if LRUN is applied and does not take account of the stop time required when operating in continuous modes (see sect. 7.2.4).

### 7.2.3 Front-panel control

The user is provided with control of three functions via the front-panel switches; LRUN, RWD and RST. These may, of course, be controlled by the Gimini via software commands.

- **LRUN** - Leader run.
  This command is used to advance the tape off clear
leader at the beginning of tape (BOT). All operations except LRUN and RWD are inhibited whilst clear leader is sensed (indicated by the clear leader status).

If clear leader is sensed at BOT then LRUN should be issued and maintained until CLDR status goes to a logic one. Any speed setting may be used for this operation.

At end of tape (EOT), a rewind command should be issued as reverse operation is inhibited on clear leader.

RWD - Rewind.

A rewind may be initiated from any point on tape. It is the only way to reverse from clear leader at EOT. The rewind command must be maintained for as long as clear leader is sensed but may be removed as soon as magnetic tape is detected. An internal latch then maintains the rewind command until clear leader is again sensed at BOT. A rewind command may only be cancelled by a reset command. To avoid possible loss or erasure of data, rewind should only be issued with the cassette in a read mode.

BRST - Reset.

A reset command causes both the cassette logic and the Gimini interface to be reset, with the following results:-

i) the control word latch is cleared (see later) with the result that a low-speed incremental read is selected

ii) the data contained in any other of the interface latches are cleared

iii) the FIFO buffer is cleared

iv) if a rewind is in progress it is cancelled

v) if a read strobe has not been honoured (i.e. an attempt has been made to read from an unrecorded cassette) it is cancelled, with the result that the tape will stop.
7.2.4 Modes of operation

Two basic modes exist for the reading or writing of data, incremental and continuous. For incremental operations, two options are available, high speed (buffer enabled) and low speed (buffer disabled). In the incremental mode, the speed control settings, SPDA and SPDB, have no meaning and should be held low.

For continuous operations the tape is run at a constant speed, determined by one of four predefined tape speeds, and data must be supplied (write) or accepted (read) at the rate set by the P72. The four speed settings are:

<table>
<thead>
<tr>
<th>SPDA</th>
<th>SPDB</th>
<th>Speed (ips)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>2</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>6</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>9</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>14</td>
</tr>
</tbody>
</table>

Before any read or write operations are instigated, a group of eight control lines should be set to specify the desired operation, as given in Table 7.2.2. To set the control word, it should be placed in the low-byte position of the Gimini data word and written to location OCT167742 (see Table 7.2.3), the control word latch.

7.2.4.1 Write operations

i) Incremental - High speed.

In this mode, eight-bit data may be transferred at rates of up to 350 characters per sec. The data are written to the FIFO buffer, internal to the P72, and the tape speed is adjusted automatically to match the speed of the incoming data. Typically, the buffer will contain several bytes at any given time and to terminate a high speed incremental write operation, after the final write command, the operation complete (OC) signal should be checked to ensure that the
buffer is empty.

To perform a high speed incremental write operation, after status has been checked, the control word should be set as indicated in Table 7.2.2 and written to location OCT167742. External branch input 1 [3] should then be tested to check for the deck's readiness to accept data. When the data are ready, the first data word should be placed in the low-byte position and written to location OCT157743 and external branch input 1 again checked for ready. When ready, the next data word may be transferred and so on until all words have been transmitted. The operation complete (OOC) signal should then be awaited before program execution is resumed.

A program listing for a typical high speed incremental write operation is given in Appendix 7.A.

ii) Incremental - Low speed.

In this mode, the FIFO buffer is disabled and the ninth data bit is available, but the data input rate is restricted to a maximum of 40 bytes per sec.. The control word should be set as indicated in Table 7.2.2 and the same sequence as performed in the high speed incremental mode, used to transfer the data.

iii) Continuous.

This mode is similar to the low speed incremental mode with the buffer disabled and all nine data bits available, except that now, data rates of up to 630 bytes per sec. are possible. No account is taken of the start-stop delay of the tape in this mode. The user should allow an appropriate delay, as given in Table 7.2.1, which is measured from the time at which the run-continuous (RUNC) bit is set or cleared in the control word latch.

Two recording formats are possible in the continuous mode, one which results in a record which may be read either incrementally or continuously (incremental structure), the other
provides data which may only be read continuously (block structure). For the incremental structure, slower data rates are used which results in the generation of an 'inter-character gap', equivalent to that which is generated in a high speed incremental write operation. For the block structure, the intercharacter gap is removed, thereby increasing the packing density and operating speed of the cassette.

The maximum data rates for each structure at the four speed settings are given in Table 7.2.1.

<table>
<thead>
<tr>
<th>SPDA</th>
<th>SPDB</th>
<th>Speed (ips)</th>
<th>Start-stop delay (ms)</th>
<th>Data rate (bytes/sec)</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>2</td>
<td>10</td>
<td>50</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>6</td>
<td>20</td>
<td>150</td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>9</td>
<td>30</td>
<td>225</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
<td>14</td>
<td>60</td>
<td>350</td>
</tr>
</tbody>
</table>

Table 7.2.1 Data rates and start-stop delays for various speed settings.

7.2.4.2 Read operations

i) Incremental - High speed.

As for the write mode, eight-bit data may be transferred at rates up to 350 characters per sec. Again, the FIFO buffer is used to adjust, automatically, the speed of the tape deck to match the data rate from the cassette. When a high speed incremental read operation is terminated, the tape continues in motion, decelerating, and finally stops when the buffer is full (i.e. the buffer contains thirteen bytes). Operation complete is indicated when the tape has stopped and the buffer is full.

To perform a high speed incremental read operation, after status has been checked, the control word should be set as indicated in Table 7.2.2 and written to location
OCT167742. External branch input 1 should then be tested to ensure that the deck is ready. When ready, the first read request is issued by an access of location OCT167744 and then a wait on external branch input 2 implemented to await the data available (IDAV) signal. When data available is indicated, the data may be read from location OCT167745 into the low-byte of the processor word; bits 8 - 15 are set to logic one. The next read request may then be issued and the sequence repeated until all words have been transferred. The operation complete signal should then be awaited before the program is continued. Note, the FIFO buffer will contain thirteen bytes at this stage.

A program listing for a typical high speed incremental read operation is given in Appendix 7.B

ii) Incremental - Low speed.

This mode gives true incremental read operation at rates of up to 40 characters per sec., i.e. no data are held in the buffer and so all nine bits are available. The control word should be set as indicated in Table 7.2.2 and the same sequence as performed in the high speed incremental read mode, used to transfer the data.

iii) Continuous.

The continuous read mode may be used to read or 'search' data which has been written in either incremental or block format, at speeds of up to 630 characters per sec. When a particular character is sought, there may be no interblock gaps in which to stop, however after stopping and clearing the buffer with reset, one incremental read operation (low speed) is sufficient to resynchronize with the recorded data.

No account is taken of the start-stop delay of the tape and these should be included as for the continuous write operations (see sect. 7.2.4.1 (iii)).

Operation in this mode is similar to the low speed incremental read with a read request command issued and when
data available is indicated (via external branch input 2), all nine data lines may be sampled. After reading, and within $500\mu s$ of the data available indication, a read request must be issued to clear the buffer output for the next character, unless no more read operations are required. In this event, the run-continuous command should be cancelled and a sufficient stop time allowed, before program execution is resumed.

7.2.5 Care of equipment and cassette handling procedures

To ensure the optimum performance from the cassette unit, the following instructions should be observed:-

i) Do not leave cassettes unprotected. They should be either mounted in the deck or enclosed in approved storage cases.

ii) New cassettes should be run-in by several full passes of the tape at a high operating speed. This should be done with the tape guides and heads in contact with the tape. The run-in removes loose oxide particles and polishes the tape.

iii) Tape heads and guides should be cleaned frequently (at least every eight operating hours) to remove oxide accumulations.

iv) The first and last 30cms of tape should not be used as these sections are most subject to wear, wrinkling and contamination.

v) The tape should always be rewound to clear leader before the cassette is removed from the deck.

vi) The cassette should be discarded after 1000 passes (approx.) or earlier if permanent errors begin to appear.
### Table 7.2.2 Control word settings.

<table>
<thead>
<tr>
<th>SIGNAL</th>
<th>PIN No.</th>
</tr>
</thead>
<tbody>
<tr>
<td>RUNC</td>
<td>15</td>
</tr>
<tr>
<td>LRUN</td>
<td>21</td>
</tr>
<tr>
<td>IWD</td>
<td>C</td>
</tr>
<tr>
<td>LBE</td>
<td>CC</td>
</tr>
<tr>
<td>SPDA</td>
<td>5</td>
</tr>
<tr>
<td>SPDB</td>
<td>24</td>
</tr>
<tr>
<td>REV</td>
<td>33</td>
</tr>
<tr>
<td>RWD</td>
<td>AA</td>
</tr>
<tr>
<td>RST</td>
<td>13</td>
</tr>
<tr>
<td>CS</td>
<td>B</td>
</tr>
<tr>
<td>WP</td>
<td>9</td>
</tr>
<tr>
<td>LDR</td>
<td>23</td>
</tr>
<tr>
<td>RWDOS</td>
<td>12</td>
</tr>
<tr>
<td>TDRY</td>
<td>16</td>
</tr>
<tr>
<td>OC</td>
<td>22</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>SIGNAL</th>
<th>PIN No.</th>
</tr>
</thead>
<tbody>
<tr>
<td>RUNC</td>
<td>15</td>
</tr>
<tr>
<td>LRUN</td>
<td>21</td>
</tr>
<tr>
<td>IWD</td>
<td>C</td>
</tr>
<tr>
<td>LBE</td>
<td>CC</td>
</tr>
<tr>
<td>SPDA</td>
<td>5</td>
</tr>
<tr>
<td>SPDB</td>
<td>24</td>
</tr>
<tr>
<td>REV</td>
<td>33</td>
</tr>
<tr>
<td>RWD</td>
<td>AA</td>
</tr>
<tr>
<td>RST</td>
<td>13</td>
</tr>
<tr>
<td>CS</td>
<td>B</td>
</tr>
<tr>
<td>WP</td>
<td>9</td>
</tr>
<tr>
<td>LDR</td>
<td>23</td>
</tr>
<tr>
<td>RWDOS</td>
<td>12</td>
</tr>
<tr>
<td>TDRY</td>
<td>16</td>
</tr>
<tr>
<td>OC</td>
<td>22</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>SIGNAL</th>
<th>PIN No.</th>
</tr>
</thead>
<tbody>
<tr>
<td>RUNC</td>
<td>15</td>
</tr>
<tr>
<td>LRUN</td>
<td>21</td>
</tr>
<tr>
<td>IWD</td>
<td>C</td>
</tr>
<tr>
<td>LBE</td>
<td>CC</td>
</tr>
<tr>
<td>SPDA</td>
<td>5</td>
</tr>
<tr>
<td>SPDB</td>
<td>24</td>
</tr>
<tr>
<td>REV</td>
<td>33</td>
</tr>
<tr>
<td>RWD</td>
<td>AA</td>
</tr>
<tr>
<td>RST</td>
<td>13</td>
</tr>
<tr>
<td>CS</td>
<td>B</td>
</tr>
<tr>
<td>WP</td>
<td>9</td>
</tr>
<tr>
<td>LDR</td>
<td>23</td>
</tr>
<tr>
<td>RWDOS</td>
<td>12</td>
</tr>
<tr>
<td>TDRY</td>
<td>16</td>
</tr>
<tr>
<td>OC</td>
<td>22</td>
</tr>
</tbody>
</table>

**Notes:**
- **HI** = +2.4 to +5 Volt
- **LO** = 0V to +0.4 Volt
- **X** = May be either HI or LO
- **A** change in IWD, either from write to read or read to write must be followed by a delay of at least 40 ms before any command causing tape motion is issued (TBS, RUNC, LRUN, RWD).

---

**Table 7.2.2 Control word settings.**
OCTL6774 - 0 Reset
  - 1 Read status
  - 2 Write control word
  - 3 Write data
  - 4 Read request
  - 5 Read data
  - 6 Not used
  - 7 Not used

Table 7.2.3 Address allocation.

<table>
<thead>
<tr>
<th>Bit</th>
<th>Feature</th>
<th>Code</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Buffer empty</td>
<td>BE</td>
</tr>
<tr>
<td>1</td>
<td>Rewind status</td>
<td>RWDS</td>
</tr>
<tr>
<td>2</td>
<td>Operation complete</td>
<td>OC</td>
</tr>
<tr>
<td>3</td>
<td>Clear leader</td>
<td>LDR</td>
</tr>
<tr>
<td>4</td>
<td>Write permit</td>
<td>WP</td>
</tr>
<tr>
<td>5</td>
<td>Cassette status</td>
<td>CS</td>
</tr>
</tbody>
</table>

Table 7.2.4 Status word.

7.2.6 References

Appendix 7.A

REL $WRTDA

; WRITE DATA TO CASSETTE
; HI-SPEED INCREMENTAL
; 200 BYTES PER SEC.

RO = 0
R1 = 1
R2 = 2
R3 = 3
R4 = 4
R5 = 5
SP = 6
PC = 7

GLOB $WRTDA

$WRTDA MVII 24,RO
SWAT BEXT CONT,1
CONT MVI 167732,RO
ANDI 377,RO
MV0 RO,167743
WAIT BEXT CONT,0
B WAIT
END

; SET FOR HI-SPEED INC. WRITE
; WRITE CONTROL WORD
; ALLOW START-UP DELAY
; READ FROM ADC
; CLEAR TOP BITS
; WRITE DATA TO CASSETTE
; WAIT FOR REAL-TIME CLOCK

Appendix 7.B

REL $RDDTA

; READ DATA FROM CASSETTE
; HI-SPEED INCREMENTAL
; 200 BYTES PER SEC.

RO = 0
R1 = 1
R2 = 2
R3 = 3
R4 = 4
R5 = 5
SP = 6
PC = 7

GLOB $RDDTA

$RDDTA MVII 20,RO
SWAT BEXT CONT,1
CONT MV0 RO,167744
RWAT BEXT READ,2
READ MV1 167745,RO
ANDI 377,RO
MV0 RO,167734
WAIT BEXT CONT,0
B WAIT
END

; SET FOR HI-SPEED INC. READ
; WRITE CONTROL WORD
; ALLOW START-UP DELAY
; ISSUE READ REQUEST
; WAIT FOR IDAV
; READ BYTE FROM CASSETTE
; CLEAR TOP BITS
; OUTPUT VIA DAC
; WAIT FOR REAL-TIME CLOCK
Chapter 8

12v - 0 - 12v

Stabilized Power Supply
8.1 General Description

Circuit and constructional details of a 12V - 0 - 12V, stabilized power supply with an output capability of 3A + 3A, are described.

The supply is completely protected against over-voltage and reverse polarity outputs. The over-voltage protection is provided by means of conventional 'crow-bar' circuits, constructed from a zener diode, resistor and thyristor (SCR). The reverse polarity protection is provided by a single diode, which is capable of withstanding the full output current.

The supply can tolerate an indefinite short-circuit output, but overheating (and hence thermal breakdown) may occur if the condition exists for a considerable period.

Note: the supply case is connected to earth but the 0V output is completely isolated.

8.2 Miscellaneous Details

The complete circuit diagram and mechanical construction details are given in the following pages.

The components used in the construction of the supply are:

R10, R11, R20, R21

R12, R22

R13, R23

R14, R24

C10, C20

C11, C21

C12, C22

B10, B20

D10, D20

SCR10, SCR20

Z10, Z20

0.33Ω 2.5w wirewound resis.

68Ω ½w ±10% resistors

470Ω ½w ±10% resistors

4.7kΩ ½w ±10% resistors

10,000μF Elect. 40V

0.47μF polyester

10μF Elect. 25V

Bridge Rec. - type REC46

Si Diode - If = 26A

Thyristor - type BTY79-400R

13V ±5% Zener diode - BZY88
Tr10, Tr20
Tr11, Tr21
REG10, REG20
T1
1  500mA Fuse
2  3A Fuse
1  Barrier strip
5  Heatsinks - 2.1°C/W

BC461
PNP3055
12V Regulator - type MVR-12V
Mains Transformer - 15V @ 3.3A,
15V @ 3.3A
Figure 8.1 Circuit diagram for the 12V - 0 - 12V power supply.
Figure 8.2. Circuit board layout.
Figure 8.3 Mechanical details.
Figure 8.3 Mechanical details (cont.).
Figure 8.4 The assembled power supply (from above).
Chapter 9

Miscellaneous Details

1. Mobile Rack Units
9.1 Mobile Rack Units

Both prototype RSPs are mounted in 482mm. (19 ins.) rack units, which are equipped with castors so as to facilitate easy movement of the systems around the laboratory. These have been designed and constructed specifically for the RSPs and working drawings together with the major dimensions are given in the next few pages. All dimensions are in mm. and a scale of one-eighth full-size (approx.) has been used.

Details of the fixing brackets have not been included as these are specific to the equipment mounted in the rack and are hence variable.
Figure 9.1 Mobile rack units - main dimensions.
Figure 9.1 Mobile rack units - main dimensions (cont.).
Figure 9.2 Castor details.
Figure 9.3  Power supply bracket - main dimensions.