

**City Research Online** 

### City, University of London Institutional Repository

**Citation:** Wu, W., Liu, Y., Wang, Y., Xi, H., Gao, X., Di, C., Yu, G., Xu, W. & Zhu, D. (2008). High-performance, low-operating-voltage organic field-effect transistors with low pinch-off voltages. Advanced Functional Materials, 18(5), pp. 810-815. doi: 10.1002/adfm.200701125

This is the accepted version of the paper.

This version of the publication may differ from the final published version.

Permanent repository link: https://openaccess.city.ac.uk/id/eprint/19042/

Link to published version: https://doi.org/10.1002/adfm.200701125

**Copyright:** City Research Online aims to make research outputs of City, University of London available to a wider audience. Copyright and Moral Rights remain with the author(s) and/or copyright holders. URLs from City Research Online may be freely distributed and linked to.

**Reuse:** Copies of full items can be used for personal research or study, educational, or not-for-profit purposes without prior permission or charge. Provided that the authors, title and full bibliographic details are credited, a hyperlink and/or URL is given for the original metadata page and the content is not changed in any way.

 City Research Online:
 http://openaccess.city.ac.uk/
 publications@city.ac.uk

## High performance low voltage operated organic field-effect transistors with low pinch-off voltages\*\*

By Weiping Wu, Yunqi Liu\*, Ying Wang, Hongxia Xi, Xike Gao, Chongan Di, Gui Yu, Wei Xu and Daoben Zhu

[\*]Prof. Dr. Y. Q. Liu, W. P. Wu, Y. Wang, H. X. Xi, X. K. Gao, C. A. Di, Prof. G. Yu, Prof. W. Xu, Prof. D. B. Zhu

Beijing National Laboratory for Molecular Sciences, Key Laboratory of Organic Solids, Institute of Chemistry, Chinese Academy of Sciences, Beijing 100080 (P. R. China)

W. P. Wu, Y. Wang, H. X. Xi, X. K. Gao, C. A. Di

Graduate University of Chinese Academy of Sciences, Beijing 100039, China

E-mail: liuyq@mail.iccas.ac.cn

[\*\*]This work is supported by the National Natural Science Foundation of China (20573115, 90206049, 20472089, 20421101, 60671047, 50673093), the Major State Basic Research Development Program (2006CB806200, 2006CB932100), and the Chinese Academy of Sciences.

**Abstract:** Organic field-effect transistors suffered ultra high operating voltage besides their relative low mobility. A general approach to low voltage operated organic field-effect transistors (OFETs) using donor/acceptor buffer layers is demonstrated. P-type OFETs with acceptor molecule buffer layers show reduced operating voltages (from 60–100 V to 10–20 V), with mobility up to 0.19 cm<sup>2</sup>/Vs and an on/off ratio of 3 × 10<sup>6</sup>. The subthreshold slopes of the devices are greatly reduced from 5–12 V/decade to 1.68–3 V/decade. This favorable combination of properties means that such OFETs can be operated successfully at voltages below 20 V ( $|V_{DS}| \le 20$  V,  $|V_{GS}| \le 20$  V). This method also works for n-type semiconductors. The reduced operating voltage and low pinch-off voltage attribute to improved ordering of polycrystalline films, reduced grain boundary resistance and steeper subthreshold slopes. Organic field-effect transistors (OFETs) have received tremendous attentions in the field of flexible and printable electronics.<sup>[11]</sup> A severe limitation for the development and realistic applications of organic electronics is the high operating voltage of OFETs (due to large band gap of organic semiconductors), about tens or up to 60–100 V.<sup>[2]</sup> The operating voltage is too high even for high-mobility materials such as pentacene or rubrene, whose mobility (on the order of 1 cm<sup>2</sup>/Vs) and on/off ratio (10<sup>6</sup>) are similar to the ones reported for hydrogenated amorphous silicon ( $\alpha$ -Si:H) devices.<sup>[3,4]</sup> This shortcoming can be demonstrated by comparing the subthreshold slopes of  $\alpha$ -Si:H devices (about 0.5 V/decade) and those of pentacene based OFETs, which are about 5–12 V/decade or higher.<sup>[5]</sup> Low-voltage operation ( $|V_{DS}| \le 20$  V,  $|V_{GS}| \le 20$  V) will contribute to cost savings by enabling the use of lower cost driver electronics, making OFETs particularly suitable for most rapidly growing portable applications, e.g., in electronic papers and Radio Frequency Identification (RFID) tags.<sup>[6,7]</sup>

The large threshold voltage and large subthreshold slope (typically > 5 V/decade) of OFETs make application in low-voltage circuits problematic. To overcome this critical issue, researchers try to use very thin,<sup>[8]</sup> monolayer dielectric layers<sup>[7]</sup> or high-*k* gate materials<sup>[9,10]</sup> which allow the necessary high capacitance to accumulate charge at much lower voltages. High capacitance means that high charge-carrier concentration can be reached at low gate voltage. However, the pinhole would be the major problem when reducing the dielectric thickness. Very thin or high-*k* gate dielectric sgenerally may bring about high leakage current and low dielectric strength

in the utilization of OFETs.<sup>[11]</sup> Another disadvantage of high-k gate dielectrics is the energetic disorder due to the changed localized states that induce carrier localization and reduce charge-carrier mobility due to high dipolar disorder at the interface.<sup>[12]</sup>

All these attempts have been focused on the capacitance of the dielectric layer, the general approach to low voltage operated OFETs and its mechanism should be explored. For example, high operating voltage of OFETs mainly origins from their high threshold voltages and high pinch-off voltages. Besides, OFETs with high capacitance dielectrics can not withstand a high voltage applied at the same time when they can be operated in a narrow range of voltage. It can be more serious when both low and high operating voltage devices are required in integrated organic circuits especially when amplificatory function (low operating voltage) and power electronic applications (high operating voltage) will be needed in the same circumstance.<sup>[13]</sup> Herein, we demonstrate a simple, universal and effective way of reducing the operating voltage of thin film OFETs ( $|V_{DS}| \le 20$  V,  $|V_{GS}| \le 20$  V) by introducing donor/accepter molecule buffer layers on thick thermal silicon oxide (about 500 nm) as gate insulator.

Pentacene, copper-phthalocyanine and perfluorinated copper-phthalocyanine (Fig. 1a, compound **1**, **2a** and **2b**) for example are widely used as semiconductors to build OFETs. But their operating voltages are extremely high (60–100 V, Fig. 2a). Although pentacene got high mobility up to 3–5 cm<sup>2</sup>/Vs, its low voltage operation usually afforded poor modulations and with linear I–V curves with low on/off ratio (Fig. 2b) or nonohmic behavior (Fig. 2c). Devices using tetracyanoethylene (TCNE) acceptor

buffer layers exhibit very reproducible I-V characteristics at very low biases (10-20 V) with ideal linear and saturation response (Fig. 2d). The mobility of pentacene OFETs with 3 nm TCNE buffer layer was around 0.11–0.19 cm<sup>2</sup>/Vs with a threshold voltage of -8.1 V and a subthreshold slope of 1.68 V/decade at low drain-source voltage (Fig. 2e and 2f). This combination of favorable properties demonstrates that OFETs can be operated successfully at voltages below 20 V ( $|V_{DS}| \le 20$  V,  $|V_{GS}| \le 20$ V). In marked contrast, control devices fabricated without buffer layer on SiO<sub>2</sub> dielectric required far larger operating voltages (60-100V) for I-V characteristics with both apparent linear region and saturations (Fig. 2a). Note that our results were obtained using very thick SiO<sub>2</sub> dielectric (about 500 nm), neither high-k dielectric nor ultra thin insulator layer was used. To validate the universality of this approach and elucidate structure-function relationships, OFETs with buffer layers (Fig. 1b) using varied acceptor molecules with different numbers of cyano groups (Fig. 1a, compound 3a, 3b, 4a and 4b) were fabricated. Their low voltage performances were also impressive as shown in Fig. 3a ~ Fig. 3c and the device parameters were summarized in Table 1. The pinch-off voltage  $V_{PO}$ , which can be experimentally determined by the drain voltage intersection point of two extrapolated straight lines in the linear and the saturation regions of the  $I_{DS}-V_{DS}$  output characteristics (as shown in the inserted drawing of Fig. 3d), decreased as the numbers of cyano-groups in the acceptor molecules were increased as shown in Fig. 3d.

The mobility of TCNE/pentacene OFET at low voltages (0.11–0.19 cm<sup>2</sup>/Vs) was higher than those in linear region (within 20 V) of OFETs without TCNE acceptor

buffer layers ( $0.024-0.046 \text{ cm}^2/\text{Vs}$ , Table 1). It has been reported that the transport properties of pentacene thin film transistors are determined by morphology of dielectrics and the interfaces between the pentacene and the dielectrics.<sup>[14]</sup> Surface morphology can have a significant influence on the mobility as well as on the subthreshold behaviors of thin film transistors. Figure 4a and 4c show the AFM images of pentacene grains on SiO2 and TCNE/SiO2. The pentacene film on the TCNE/SiO<sub>2</sub> layer (Fig. 4c) apparently had significantly larger grain size as compared to a similar film on the SiO<sub>2</sub> layer (Fig. 4a). To determine the molecular orientations of the films, XRD spectrums were measured with respect to out-of-plane structures. Typical out-of-plane XRD patterns of the vacuum-deposited films are shown in Fig. 4d. Both patterns showed strong peaks assigned to (00l) plane, which indicate the alignment of the long axis of pentacene molecules perpendicular to the substrate. Pentacene film on TCNE/SiO<sub>2</sub> showed, so called, "thin-film phase" with 15.4 Å of d spacing, while pentacene film on bare SiO<sub>2</sub> showed two separated d spacings of "thin-film phase" with 15.4 Å and "bulkphase" with 14.5 Å of d spacing as reported by many researches.<sup>[15,16]</sup> The charge carrier mobility of the bulk phase is evidentially lower than the mobility of the thin film phase.<sup>[17]</sup> It has also been reported that for pentacene films having mixed thin-film and bulk phases, mobilities were relative low, possibly due to the high defect densities arising from the coexistence of two phases.<sup>[18]</sup>

To explain the low pinch off voltages, we should consider I–V characteristics of OFETs at low voltages. In an FET, the charges are confined near the interface

between the molecular layer and the dielectric, because of the strong electric field used to inject the charges. The drain current saturated when the charges in the accumulation channel around the drain electrode was depleted by the electric field of the drain electrode. If saturated drain current is to be obtained, the interface barrier between the metal electrode and the semiconductor layer should be sufficiently reduced to produce a large injection of charges described by the Fowler-Nordheim Equation,<sup>[19]</sup> which strongly depends on the electric field at the interface. It has been reported that the contact resistance becomes increasingly important when the length of the channel is reduced and the transistor operates at low fields. The electric field has to exceed a critical value to obtain a saturated drain current. The charge injection from the source to form the channel could be aided by selective doping of the semiconductor under the contacts and at the semiconductor/dielectric interface.<sup>[20,21]</sup> We believe that interactions between pentacene and TCNE influenced the charge carrier density and the transport properties at low drain-source voltages, inducing the ideal ohmic behavior in output OFET characteristics.

Generally, low operating voltage requires at first a low threshold voltage of only a few volts and steep sub-threshold slope. The subthreshold slope determines the voltage swing required for a transistor to turn from "off" to "on", and should be as low as possible. A high subthreshold slope is a traditional weakness of organic transistors that results from their low gate-dielectric capacitance, which reduces swing speed. The threshold voltage  $V_T$  can be written as the sum of two contributions,<sup>[22]</sup>

$$V_T = V_{SC} + V_{FL} \tag{1}$$

 $V_{FL}$  is the flat level potential that accounts for any work function difference between the organic film and the gate, and for any physical or chemical interface dipole moment or trapped charge at the gate/oxide and oxide/organic interfaces, and  $V_{SC}$  is the voltage drop across the organic semiconductor. Although both  $V_{SC}$  and  $V_{FL}$  take important roles in the reduction of the operating voltage of OFETs, in our opinion it's not the whole story. For example, although  $V_T$  has been claimed could be controlled in a wide range by different methods, they did not produce low voltage operated OFETs although  $V_T$  was well controlled very close to 0 V in some cases.<sup>[23–25]</sup>

For the output characteristics, once the saturation region is reached, the increase in drain voltage does not cause increase in current. A pinch off region is observed followed by a saturation level as the drain voltage increases. The pinch-off point  $V_{PO}$ can be calculated through Equation 2,<sup>[22]</sup>

$$V_{P} = -\frac{qNd_{s}^{2}}{2\varepsilon_{s}} \left(1 + 2\frac{C_{s}}{C_{i}}\right) + V_{FL} \approx -\frac{qNd_{s}}{C_{i}} + V_{FL}$$
(2)

where *N* is the doping level,  $d_s$  the thickness of the semiconducting film,  $C_s$  and  $C_i$  are the capacitance of the semiconductor and the dielectric. This equation was derived directly from the theory of the metal-semiconductor FET by assuming that the doping level in organic semiconductors was very low.<sup>[22]</sup> Generally, pinch-off point  $V_{PO}$  could be reduced by increasing the dielectric capacitance, or by reducing the doping level and  $V_{FL}$ . But our extrapolations based on the Equation 2 did not match our experimental results, partly because our channels were selectively doped with donor and acceptor molecules, so the mechanism of our low pinch off voltage OFETs should be re-explored.

We consider that TCNE layer not only changed the film morphology but also had strong effects on the electrical properties of grain boundaries. It has been recognized quite early that the localization of electrons and/or holes (also referred to as traps) influence in a direct way the transport of the carriers. An important parameter characterizing traps is their depth. In disordered solids the trap depth may be defined as the energy necessary to excite a carrier from a local state to a transport level. When pentacene and TCNE are brought together into contact, energy bands will experience a bending, the highest occupied molecular orbital (HOMO) of pentacene being bent upwards and the lowest unoccupied molecular orbital (LUMO) of TCNE being bent downwards. This situation favors a charge transfer between pentacene and TCNE, which results in the accumulation of charge carriers, electrons in TCNE and holes in pentacene, at both sides of the interface, and, in turn, in a build-in electrical field, leading to the formation of a polarized layer and an interface dipole at the interface between pentacene and TCNE.

The infrared ray (IR) featureless absorptions in the region 2350–2000 cm<sup>-1</sup> are analyzed for the nature of charge transfer transitions between TCNE and pentacene as shown in Fig. 5a. TCNE complexes shows a larger gap (Eg = 0.27 eV) compared to tetracyanoquinomethane (TCNQ), dichloro dicyano quinone (DDQ) complexes. This indicates that the TCNE complex is Mott or Hubbard semiconductor rather than a Peireels semiconductor.<sup>[28]</sup> Due to the charge transfer effect, it is electrochemically easy to transfer an electron, reversibly, from the donor to TCNE to form TCNE<sup>\*/-</sup>, a stabilized and persistent radical anion.<sup>[29]</sup> Thus, the radical anion will greatly enhance the carrier mobility,<sup>[30]</sup> resulting in relative low pinch off voltage devices which can be operated using low voltages within 20 V.

Another fact should be noted is that our pentacene grains were formed on high density uncontinous nano sized TCNE islands on the SiO<sub>2</sub> layer as shown in Fig. 4b. The field-effect mobility is dominated by the mobility in grain boundaries, because the mobility of the grain boundaries is generally much smaller than the bulk semiconductor inside the grain. The effective mobility  $u_{effective}$  in polycrystalline materials is given by,<sup>[31]</sup>

$$\frac{1}{u_{effective}} = \frac{1}{u_s} + \frac{1}{u_G}$$
(3)

where  $u_s$  is the bulk mobility of semiconductor (inside the grain) and  $u_g$  the grain boundary mobility, which is generally given by thermionic emission over the barrier. We found that charge transfer complexes formed between the TCNE and organic semiconductors greatly reduced the grain boundary resistance. This conclusion is supported by the fact that the slightly improved conductance of the films at zero gate voltage was observed for pentacene/TCNE based transistors as shown in Fig. 5b. The conductivity of the channel with 3 nm TCNE was about 20 times higher than that of the pure pentacene film.

At pinch-off voltage, a depletion region starts to form around the electrode as the charges density approaches zero, and reaches zero at saturation. When  $V_{DS} = V_G - V_T$ , a point with no gate-induced charge is created near the drain, the so-called "pinch-off point." When  $V_{DS}$  exceeds  $V_G - V_T$ , the pinch-off point shifts towards the source, and a pinch-off region is formed between the drain and the pinch-off point. At any  $V_{DS}$ 

larger than  $V_{PO}$ , the potential between the source and the pinch-off point is  $V_{PO}$ , and the excess potential  $V_{DS} - V_{PO}$  drops across the pinch-off region. Consequently, when  $V_{DS}$  increases, the pinch-off region extends slightly. In our selected doped film configurations, the differential resistance in the saturation region is lower due to the reduced grain boundary resistance and the more preferable mobile carriers induced by the gate voltage. Since there is no hole accumulation in the pinch-off region (note that our acceptor doping is discontinuous), its resistance is very high compared to the channels induced by the gate voltage.<sup>[32]</sup> As a result, the constant potential drop on the undepleted channel will be reduced, resulting in a lower  $V_{PO}$  than their undoped counterpoints. In other words, the acceptor layers changed the potential profile along the channel length orientation. On the contrary, conventional doping methods greatly enhanced the carrier density in the whole channel thus degenerated the modulations of the devices.<sup>[33,34]</sup> The increased carrier density, however, will make it impossible for pinch-off region to be fully depleted,<sup>[35]</sup> which will enhance the operating voltage of OFETs and degrade the device performances.

To ensure the effectiveness and adaptivity of our method of reducing the operating voltage, one major challenge is if it works for low mobility semiconductors. CuPc, for example, is an ideal material for OFETs due to its superior stability, but its mobility is relative low. We fabricated the low operating voltage OFETs with TCNE (3 nm)/CuPc (50 nm) as active layers. The devices showed typical transistor performance within 20 V for both drain and gate voltages (Fig. 6a and 6b). Similar transistor characteristics are obtained using a range of organic semiconductors such as

NiPc, ZnPc and F<sub>16</sub>CoPc with relative low mobility, demonstrating broad generality.

Although acceptors such as TCNE are also effective in reducing the operating voltage for n-type materials, the electron mobility was not high as shown in Table 1. In our opinion, the mismatch of the energy level between TCNE and F<sub>16</sub>CuPc caused electron traps with high trap depth. So we tried to use bis(ethylenedithio) tetrathiafulvalene (BEDT-TTF) as the buffer layers for n-type OFETs. OFETs with 3 nm BEDT-TTF got impressively low  $V_{PO}$ , as shown in Fig. 7b and 7c. The devices afforded a mobility of  $5.2 \times 10^{-4}$  cm<sup>2</sup>/Vs with current on/off ratio up to  $1.5 \times 10^{5}$  and a threshold voltage of about +1.7 V (Fig. 7d), much better than that of n-type OFETs with acceptor buffer layers or on bare SiO<sub>2</sub> (Fig. 7a). We further fabricated invertors using low voltage operated OFETs with TCNE/pentacene and BEDT-TTF/F<sub>16</sub>CuPc, the gain at  $V_{DD} = -20$  V and -100 V voltages were about 3.2 and 6.7, respectively. Relative low gain was due to the limited mobility of n-type semiconductor we utilized. Despite that, our method demonstrated here implies that a novel, universal approach to low voltage OFETs has been realized.

In conclusion, a novel methodology for fabricating low operating voltage OFETs  $(|V_{DS}| \le 20 \text{ V}, |V_{GS}| \le 20 \text{ V})$  based on donor/acceptor molecules has been demonstrated. This technique is compatible with existing silicon and OFET process, and the resulting devices function at low voltages with a variety of semiconductors, suggesting a new route to low power consumption organic electronics.

#### *Experimental*

All compounds were obtained from Aldrich Chemical and were purified by temperature-gradient vacuum sublimation. Highly doped Si-wafers with 500 nm thermally oxidized SiO<sub>2</sub> dielectric are used as a substrate. Prior to the active-layer deposition, a thin layer of acceptor/donor molecules were deposited at a deposition rate near 0.1 Å/s. The thickness of the buffer layer was controlled by a quartz crystal film thickness monitor. Organic semiconductors (pentacene, CuPc,  $F_{16}$ CuPc, etc) were then deposited by thermal evaporation onto substrates held at room temperature with a deposition rate near 0.5 Å/s. Gold source and drain electrodes were then made through shadow mask using thermal evaporation. The defined channel width (W) and length (L) were 3000 µm and 50 µm, respectively.

We mainly studied four groups of devices, p-type with donors, p-type with acceptors, n-type with donors and n-type with acceptors. We used pentacene and CuPc as p-type semiconductors, and  $F_{16}$ CuPc as n-type material. Compound **3a**, **3b**, **4a** and **4b** were selected as acceptors as they showed proper acceptor ability. Bis(ethylenedithio) tetrathiafulvalene (BEDT-TTF) was used as donor molecule for control experiment. OFETs with p-type with donors showed degenerated performances. If strong donors such as dibenzotetrathiafulvalene (DBTTF), or acceptors such as TCNQ were used, strong charge transfer effect occurred and the device performance got serious degenerations.

The OFETs were characterized with Hewlett-Packard (HP) 4140B semiconductor parameter analyzer at room temperature. AFM images were obtained using a Digital Instruments nanoprobe atomic force microscopic (AFM) in the tapping mode. X-ray diffraction (XRD) measurements were carried out in the reflection mode at room temperature using a 2-kW Rigaku X-ray diffraction system (Cu K $\alpha$  radiation,  $\lambda = 1.54$  Å). Infrared Ray spectra were determined using a BRUKER TENSOR 27 spectrometer.

#### References

- [1] S. R. Forrest, *Nature* **2004**, *428*, 911.
- [2] V. Coropceanu, J. Cornil, D. A. da Silva, Y. Olivier, R. Silbey, J. L. Bredas, *Chem. Rev.* 2007, 107, 926.
- [3] A. L. Briseno, S. C. B. Mannsfeld, M. M. Ling, S. H. Liu, R. J. Tseng, C. Reese,
- M. E. Roberts, Y. Yang, F. Wudl, Z. N. Bao, *Nature* 2006, 444, 913.

[4] S. W. Park, J. M. Hwang, J. M. Choi, D. K. Hwang, M. S. Oh, J. H. Kim, S. Im, Appl. Phys. Lett. 2007, 90, 153512.

[5] C. D. Dimitrakopoulos, S. Purushothaman, J. Kymissis, A. Callegari, D. A. Neumayer, P. R. Duncombe, R. B. Laibowitz, J. M. Shaw, presented at *Device Research Conference Digest, 1999 57th Annual, Santa Barbara, CA, USA*, June 28-30, **1999**.

- [6] H. Klauk, U. Zschieschang, J. Pflaum, M. Halik, Nature 2007, 445, 745.
- [7] M. Halik, H. Klauk, U. Zschieschang, G. Schmid, C. Dehm, M. Schutz, S. Maisch,
- F. Effenberger, M. Brunnbauer, F. Stellacci, *Nature* 2004, 431, 963.

- [8] Y. M. Sun, Y. Q. Liu, Y. Q. Ma, C. A. Di, Y. Wang, W. P. Wu, G. Yu, W. P. Hu, D.
- B. Zhu, Appl. Phys. Lett. 2006, 88, 242113.
- [9] L. A. Majewski, R. Schroeder, M. Grell, Adv. Mater. 2005, 17, 192.
- [10] L. A. Majewski, R. Schroeder, M. Grell, Adv. Funct. Mater. 2005, 15, 1017.
- [11] K. T. Kang, M. H. Lim, H. G. Kim, Y. W. Choi, H. L. Tuller, I. D. Kim, J. M. Hong, *Appl. Phys. Lett.* 2005, 87, 242908.
- [12] A. Facchetti, M. H. Yoon, T. J. Marks, Adv. Mater. 2005, 17, 1705.
- [13] A. Lodha, R. Singh, IEEE Trans. Semicond. Manuf. 2001, 14, 281.
- [14]H. Klauk, D. J. Gundlach, J. A. Nichols, T. N. Jackson, *IEEE Trans. Electron. Dev.***1999**, *46*, 1258.
- [15]I. P. M. Bouchoms, W. A. Schoonveld, J. Vrijmoeth, T. M. Klapwijk, *Synth. Met.***1999**, *104*, 175.
- [16]C. C. Mattheus, A. B. Dros, J. Baas, G. T. Oostergetel, A. Meetsma, J. L. de Boer,
- T. T. M. Palstra, Synth. Met. 2003, 138, 475.
- [17] C. D. Dimitrakopoulos, A. R. Brown, A. Pomp, J. Appl. Phys. 1996, 80, 2501.
- [18] H. Yang, M. M. Ling, L. Yang, J. Phys. Chem. C 2007, 111, 12508.
- [19] R. H. Fowler, L. Nordheim, Proc. R. Soc. London, Ser. A 1928, 119, 173.
- [20] C. Vanoni, S. Tsujino, T. A. Jung, Appl. Phys. Lett. 2007, 90, 193119.
- [21]K. Shibata, H. Wada, K. Ishikawa, H. Takezoe, T. Mori, *Appl. Phys. Lett.* 2007, 90, 193509.
- [22]G. Horowitz, R. Hajlaoui, H. Bouchriha, R. Bourguiga, M. Hajlaoui, *Adv. Mater.***1998**, *10*, 923.

[23]G. W. Kang, K. M. Park, J. H. Song, C. H. Lee, D. H. Hwang, *Curr. Appl. Phys.*2005, 5, 297.

[24] M. Scharnberg, V. Zaporojtchenko, R. Adelung, F. Faupel, C. Pannemann, T. Diekmann, U. Hilleringmann, Appl. Phys. Lett. 2007, 90, 013501.

- [25] Y. Abe, T. Hasegawa, Y. Takahashi, T. Yamada, Y. Tokura, *Appl. Phys. Lett.* 2005, 87, 153506.
- [26] J. Wang, H. Wang, X. Yan, H. Huang, D. Yan, Appl. Phys. Lett. 2005, 87, 093507.
- [27] D. Schlettwein, K. Hesse, N. E. Gruhn, P. A. Lee, K. W. Nebesny, N. R. Armstrong, J. Phys. Chem. B 2001, 105, 4791.
- [28] S. Erdin, M. van Veenendaal, Phys. Rev. Lett. 2006, 97, 247202.
- [29] B. B. Kaul, M. A. Taylor, M. J. Whitton, G. T. Yee, Synth. Met. 2001, 122, 471.
- [30] A. Saeki, S. Seki, Y. Koizumi, T. Sunagawa, K. Ushida, S. Tagawa, J. Phys. Chem. B 2005, 109, 10015.
- [31] S. S. Ahmed, D. M. Kim, H. Shichijo, *IEEE Electron Device Lett.* 1985, 6, 313.
- [32]O. Tal, Y. Rosenwaks, Y. Roichman, Y. Preezant, N. Tessler, C. K. Chan, A. Kahn, *Appl. Phys. Lett.* **2006**, 88, 043509.
- [33]H. Nishimura, M. Iizuka, M. Sakai, M. Nakamura, K. Kudo, *Jpn. J. Appl. Phys.***2005**, *44*, 621.
- [34] K. P. Pernstich, S. Haas, D. Oberhoff, C. Goldmann, D. J. Gundlach, B. Batlogg,A. N. Rashid, G. Schitter, J. Appl. Phys. 2004, 96, 6431.
- [35] M. Mas-Torrent, P. Hadley, S. T. Bromley, N. Crivillers, J. Veciana, C. Rovira, *Appl. Phys. Lett.* 2005, 86, 012110.

#### **Figure Legends**

**Figure 1.** Chemical structure of (a) pentacene (1), copper phthalocyanine (**2a**, CuPc) and perfluorinated copper phthalocyanine (**2b**, F<sub>16</sub>CuPc), tetracyanoethylene (**3a**, TCNE), 2,3-diaminomaleonitrile (**3b**), benzene-1,2,4,5-tetracarbonitrile (**4a**) and phthalonitrile (**4b**). (b) Schematic drawing of the proposed OFET structure.

**Figure 2.** Output characteristics of a pentacene (50 nm) OFET fabricated on 500 nm SiO<sub>2</sub> with  $V_{DS}$  (a) within –100 V, (b) in the small bias range. (c) Output characteristics of OFET with high contact resistance. (d) Output characteristics of an OFET based on TCNE (3 nm)/pentacene (50 nm) at its transfer characteristics at (e)  $V_{DS} = -20$  V, (f)  $V_{DS} = -100$  V. The channel length is 50 µm and the width is 3000 µm.

**Figure 3.** Output characteristics of pentacene OFETs with 3 nm compound (a) **3b**, (b) **4a**, and (c) **4b**. (d) Dependence of the pinch off voltage on the thickness of acceptor molecule buffer layers, inserted is the schematic drawing of extracting the pinch-off voltage  $V_{PO}$ .

**Figure 4.** AFM images of (a) pentacene (b) TCNE, (c) TCNE (3 nm)/pentacene (50 nm) on SiO<sub>2</sub> substrate. (d) XRD patterns for pentacene with and without TCNE.

Figure 5. (a) IR featureless absorptions of TCNE and pentacene in the region  $2350-2000 \text{ cm}^{-1}$ , (b) I–V characteristics of pentacene and TCNE/pentacene films at

zero gate voltage.

**Figure 6.** (a) Output and (b) transfer characteristics of an OFET based on TCNE (3 nm)/CuPc (50 nm).

**Figure 7.** (a) Output characteristics of an OFET based on F<sub>16</sub>CuPc (50 nm) on 500 nm bare SiO<sub>2</sub>. (b) BEDT-TTF (3 nm)/F<sub>16</sub>CuPc (50 nm), low operating (c) output characteristics and (d) transfer characteristics at  $V_{DS} = 20$  V of the same device.

Figure 1.





Figure 2.



Figure 3.



Figure 4



Figure 5.







Figure 7.



|              | Pentacene |            | F <sub>16</sub> CuPc   |                                    |                        |
|--------------|-----------|------------|------------------------|------------------------------------|------------------------|
| Buffer layer | Mobility  | $V_{T}[V]$ | Mobility               | <b>V</b> <sub>T</sub> [ <b>V</b> ] | Operating Voltages [V] |
|              |           |            |                        | _                                  |                        |
| none         | 0.12      | -16        | 6.1×10 <sup>-4</sup>   | +6.3                               | 60~100                 |
|              | 0.024 [a] |            | $2.5 \times 10^{-4}$ * |                                    |                        |
| OTS [b]      | 0.63      | -20        | 4.6×10 <sup>-3</sup>   | +12                                | 60~100                 |
|              | 0.046 [a] |            | 6.9×10 <sup>-4</sup> * |                                    |                        |
| <b>3</b> a   | 0.19      | -8.1       | 1.4×10 <sup>-4</sup>   | +0.53                              | 10~20                  |
| 3b           | 0.13      | -7.2       | 3.7×10 <sup>-5</sup>   | +5.6                               | 15~20                  |
| <b>4</b> a   | 0.083     | -2.9       | 2.4×10 <sup>-5</sup>   | +8.2                               | 15~20                  |
| <b>4</b> b   | 0.066     | -5.6       | 8.2×10 <sup>-5</sup>   | +7.3                               | 25~30                  |

Table 1. Device performance comparisons of OFETs with various acceptors.

[a] mobility of the same device at low operating voltages (linear region)

[b] modified by n-Octadecyltrichlorosilane.

### **Table of Contents**

# High performance low voltage operated organic field-effect transistors with low pinch-off voltages

*By* Weiping Wu, Yunqi Liu\*, Ying Wang, Hongxia Xi, Xike Gao, Chongan Di, Gui Yu, Wei Xu and Daoben Zhu



A general approach to low voltage operated organic field-effect transistors (OFETs) using donor/acceptor buffer layers is developed. P-type OFETs on 500 nm SiO<sub>2</sub> with acceptor molecule buffer layers show reduced operating voltages (from 60–100 V to 10–20 V), with mobility up to 0.19 cm<sup>2</sup>/Vs, an on/off ratio of  $3 \times 10^6$  and a subthreshold slope of 1.68 V/decade at low drain-source voltage.